Ghavami, Behnam; Raji, Mohsen; Pedram, Hossein
2011-08-26
Carbon nanotube field-effect transistors (CNFETs) show great promise as building blocks of future integrated circuits. However, synthesizing single-walled carbon nanotubes (CNTs) with accurate chirality and exact positioning control has been widely acknowledged as an exceedingly complex task. Indeed, density and chirality variations in CNT growth can compromise the reliability of CNFET-based circuits. In this paper, we present a novel statistical compact model to estimate the failure probability of CNFETs to provide some material and process guidelines for the design of CNFETs in gigascale integrated circuits. We use measured CNT spacing distributions within the framework of detailed failure analysis to demonstrate that both the CNT density and the ratio of metallic to semiconducting CNTs play dominant roles in defining the failure probability of CNFETs. Besides, it is argued that the large-scale integration of these devices within an integrated circuit will be feasible only if a specific range of CNT density with an acceptable ratio of semiconducting to metallic CNTs can be adjusted in a typical synthesis process.
Absil, Philippe P; Verheyen, Peter; De Heyn, Peter; Pantouvaki, Marianna; Lepage, Guy; De Coster, Jeroen; Van Campenhout, Joris
2015-04-06
Silicon photonics integrated circuits are considered to enable future computing systems with optical input-outputs co-packaged with CMOS chips to circumvent the limitations of electrical interfaces. In this paper we present the recent progress made to enable dense multiplexing by exploiting the integration advantage of silicon photonics integrated circuits. We also discuss the manufacturability of such circuits, a key factor for a wide adoption of this technology.
High density electronic circuit and process for making
Morgan, William P.
1999-01-01
High density circuits with posts that protrude beyond one surface of a substrate to provide easy mounting of devices such as integrated circuits. The posts also provide stress relief to accommodate differential thermal expansion. The process allows high interconnect density with fewer alignment restrictions and less wasted circuit area than previous processes. The resulting substrates can be test platforms for die testing and for multi-chip module substrate testing. The test platform can contain active components and emulate realistic operational conditions, replacing shorts/opens net testing.
Application of a high-energy-density permanent magnet material in underwater systems
NASA Astrophysics Data System (ADS)
Cho, C. P.; Egan, C.; Krol, W. P.
1996-06-01
This paper addresses the application of high-energy-density permanent magnet (PM) technology to (1) the brushless, axial-field PM motor and (2) the integrated electric motor/pump system for under-water applications. Finite-element analysis and lumped parameter magnetic circuit analysis were used to calculate motor parameters and performance characteristics and to conduct tradeoff studies. Compact, efficient, reliable, and quiet underwater systems are attainable with the development of high-energy-density PM material, power electronic devices, and power integrated-circuit technology.
High density electronic circuit and process for making
Morgan, W.P.
1999-06-29
High density circuits with posts that protrude beyond one surface of a substrate to provide easy mounting of devices such as integrated circuits are disclosed. The posts also provide stress relief to accommodate differential thermal expansion. The process allows high interconnect density with fewer alignment restrictions and less wasted circuit area than previous processes. The resulting substrates can be test platforms for die testing and for multi-chip module substrate testing. The test platform can contain active components and emulate realistic operational conditions, replacing shorts/opens net testing. 8 figs.
Recent progress in low-temperature-process monolithic three dimension technology
NASA Astrophysics Data System (ADS)
Yang, Chih-Chao; Hsieh, Tung-Ying; Huang, Wen-Hsien; Shen, Chang-Hong; Shieh, Jia-Min; Yeh, Wen-Kuan; Wu, Meng-Chyi
2018-04-01
Monolithic three-dimension (3D) integration is an ultimate alternative method of fabricating high density, high performance, and multi-functional integrated circuits. It offers the promise of being a new approach to increase system performance. How to manage the thermal impact of multi-tiered processes, such as dopant activation, source/drain silicidation, and channel formation, and to prevent the degradation of pre-existing devices/circuits become key challenges. In this paper, we provide updates on several important monolithic 3D works, particularly in sequentially stackable channels, and our recent achievements in monolithic 3D integrated circuit (3D-IC). These results indicate that the advanced 3D architecture with novel design tools enables ultrahigh-density stackable circuits to have superior performance and low power consumption for future artificial intelligence (AI) and internet of things (IoTs) application.
Lithography for enabling advances in integrated circuits and devices.
Garner, C Michael
2012-08-28
Because the transistor was fabricated in volume, lithography has enabled the increase in density of devices and integrated circuits. With the invention of the integrated circuit, lithography enabled the integration of higher densities of field-effect transistors through evolutionary applications of optical lithography. In 1994, the semiconductor industry determined that continuing the increase in density transistors was increasingly difficult and required coordinated development of lithography and process capabilities. It established the US National Technology Roadmap for Semiconductors and this was expanded in 1999 to the International Technology Roadmap for Semiconductors to align multiple industries to provide the complex capabilities to continue increasing the density of integrated circuits to nanometre scales. Since the 1960s, lithography has become increasingly complex with the evolution from contact printers, to steppers, pattern reduction technology at i-line, 248 nm and 193 nm wavelengths, which required dramatic improvements of mask-making technology, photolithography printing and alignment capabilities and photoresist capabilities. At the same time, pattern transfer has evolved from wet etching of features, to plasma etch and more complex etching capabilities to fabricate features that are currently 32 nm in high-volume production. To continue increasing the density of devices and interconnects, new pattern transfer technologies will be needed with options for the future including extreme ultraviolet lithography, imprint technology and directed self-assembly. While complementary metal oxide semiconductors will continue to be extended for many years, these advanced pattern transfer technologies may enable development of novel memory and logic technologies based on different physical phenomena in the future to enhance and extend information processing.
Aperture efficiency of integrated-circuit horn antennas
NASA Technical Reports Server (NTRS)
Guo, Yong; Lee, Karen; Stimson, Philip; Potter, Kent; Rutledge, David
1991-01-01
The aperture efficiency of silicon integrated-circuit horn antennas has been improved by optimizing the length of the dipole probes and by coating the entire horn walls with gold. To make these measurements, a new thin-film power-density meter was developed for measuring power density with accuracies better than 5 percent. The measured aperture efficiency improved from 44 percent to 72 percent at 93 GHz. This is sufficient for use in many applications which now use machined waveguide horns.
GaAs optoelectronic neuron arrays
NASA Technical Reports Server (NTRS)
Lin, Steven; Grot, Annette; Luo, Jiafu; Psaltis, Demetri
1993-01-01
A simple optoelectronic circuit integrated monolithically in GaAs to implement sigmoidal neuron responses is presented. The circuit integrates a light-emitting diode with one or two transistors and one or two photodetectors. The design considerations for building arrays with densities of up to 10,000/sq cm are discussed.
Monolithic 3D CMOS Using Layered Semiconductors.
Sachid, Angada B; Tosun, Mahmut; Desai, Sujay B; Hsu, Ching-Yi; Lien, Der-Hsien; Madhvapathy, Surabhi R; Chen, Yu-Ze; Hettick, Mark; Kang, Jeong Seuk; Zeng, Yuping; He, Jr-Hau; Chang, Edward Yi; Chueh, Yu-Lun; Javey, Ali; Hu, Chenming
2016-04-06
Monolithic 3D integrated circuits using transition metal dichalcogenide materials and low-temperature processing are reported. A variety of digital and analog circuits are implemented on two sequentially integrated layers of devices. Inverter circuit operation at an ultralow supply voltage of 150 mV is achieved, paving the way to high-density, ultralow-voltage, and ultralow-power applications. © 2016 WILEY-VCH Verlag GmbH & Co. KGaA, Weinheim.
NASA Astrophysics Data System (ADS)
Sosunov, A. V.; Ponomarev, R. S.; Yur'ev, V. A.; Volyntsev, A. B.
2017-01-01
This paper shows that the near-surface layer of a lithium niobate single layer 15 μm in depth is essentially different from the rest of the volume of the material from the standpoint of composition, structure, and mechanical properties. The pointed out differences are due to the effect of cutting, polishing, and smoothing of the lithium niobate plates, which increase the density of point defects and dislocations. The increasing density of the structural defects leads to uncontrollable changes in the conditions of the formations of waveguides and the drifting of characteristics of integrated optical circuits. The results obtained are very important for the manufacture of lithium niobate based integrated optical circuits.
Digital MOS integrated circuits
NASA Astrophysics Data System (ADS)
Elmasry, M. I.
MOS in digital circuit design is considered along with aspects of digital VLSI, taking into account a comparison of MOSFET logic circuits, 1-micrometer MOSFET VLSI technology, a generalized guide for MOSFET miniaturization, processing technologies, novel circuit structures for VLSI, and questions of circuit and system design for VLSI. MOS memory cells and circuits are discussed, giving attention to a survey of high-density dynamic RAM cell concepts, one-device cells for dynamic random-access memories, variable resistance polysilicon for high density CMOS Ram, high performance MOS EPROMs using a stacked-gate cell, and the optimization of the latching pulse for dynamic flip-flop sensors. Programmable logic arrays are considered along with digital signal processors, microprocessors, static RAMs, and dynamic RAMs.
Integrated semiconductor-magnetic random access memory system
NASA Technical Reports Server (NTRS)
Katti, Romney R. (Inventor); Blaes, Brent R. (Inventor)
2001-01-01
The present disclosure describes a non-volatile magnetic random access memory (RAM) system having a semiconductor control circuit and a magnetic array element. The integrated magnetic RAM system uses CMOS control circuit to read and write data magnetoresistively. The system provides a fast access, non-volatile, radiation hard, high density RAM for high speed computing.
Patel, Malkeshkumar; Kim, Joondong
2017-12-01
In this data article, the excitonic ZnO/NiO heterojunction device (Patel et al., 2017) [1] was measured for the integrated photocurrent density and reproducibility. Photograph of the prepared devices of ZnO/NiO on the FTO/glass is presented. Integrated photocurrent density as a function of photon energy from the sunlight is presented. Quantum efficiency measurement system (McScienceK3100, Korea) compliance with International Measurement System was employed to measure ZnO/NIO devices. These data are shown for the 300-440 nm of segment of the sunlight (AM1.5G, http://rredc.nrel.gov/solar/spectra/am1.5/). Reproducibility measure of ZnO/NiO device was presented for nine devices with the estimated device performance parameters including the open circuit voltage, short circuit current density, fill factor and power conversion efficiency.
Spiers Memorial Lecture. Molecular mechanics and molecular electronics.
Beckman, Robert; Beverly, Kris; Boukai, Akram; Bunimovich, Yuri; Choi, Jang Wook; DeIonno, Erica; Green, Johnny; Johnston-Halperin, Ezekiel; Luo, Yi; Sheriff, Bonnie; Stoddart, Fraser; Heath, James R
2006-01-01
We describe our research into building integrated molecular electronics circuitry for a diverse set of functions, and with a focus on the fundamental scientific issues that surround this project. In particular, we discuss experiments aimed at understanding the function of bistable rotaxane molecular electronic switches by correlating the switching kinetics and ground state thermodynamic properties of those switches in various environments, ranging from the solution phase to a Langmuir monolayer of the switching molecules sandwiched between two electrodes. We discuss various devices, low bit-density memory circuits, and ultra-high density memory circuits that utilize the electrochemical switching characteristics of these molecules in conjunction with novel patterning methods. We also discuss interconnect schemes that are capable of bridging the micrometre to submicrometre length scales of conventional patterning approaches to the near-molecular length scales of the ultra-dense memory circuits. Finally, we discuss some of the challenges associated with fabricated ultra-dense molecular electronic integrated circuits.
NASA Technical Reports Server (NTRS)
Leonard, Regis F. (Editor); Bhasin, Kul B. (Editor)
1991-01-01
Consideration is given to MMICs for airborne phased arrays, monolithic GaAs integrated circuit millimeter wave imaging sensors, accurate design of multiport low-noise MMICs up to 20 GHz, an ultralinear low-noise amplifier technology for space communications, variable-gain MMIC module for space applications, a high-efficiency dual-band power amplifier for radar applications, a high-density circuit approach for low-cost MMIC circuits, coplanar SIMMWIC circuits, recent advances in monolithic phased arrays, and system-level integrated circuit development for phased-array antenna applications. Consideration is also given to performance enhancement in future communications satellites with MMIC technology insertion, application of Ka-band MMIC technology for an Orbiter/ACTS communications experiment, a space-based millimeter wave debris tracking radar, low-noise high-yield octave-band feedback amplifiers to 20 GHz, quasi-optical MESFET VCOs, and a high-dynamic-range mixer using novel balun structure.
High Density Polymer-Based Integrated Electgrode Array
Maghribi, Mariam N.; Krulevitch, Peter A.; Davidson, James Courtney; Hamilton, Julie K.
2006-04-25
A high density polymer-based integrated electrode apparatus that comprises a central electrode body and a multiplicity of arms extending from the electrode body. The central electrode body and the multiplicity of arms are comprised of a silicone material with metal features in said silicone material that comprise electronic circuits.
Vertically integrated, three-dimensional nanowire complementary metal-oxide-semiconductor circuits.
Nam, SungWoo; Jiang, Xiaocheng; Xiong, Qihua; Ham, Donhee; Lieber, Charles M
2009-12-15
Three-dimensional (3D), multi-transistor-layer, integrated circuits represent an important technological pursuit promising advantages in integration density, operation speed, and power consumption compared with 2D circuits. We report fully functional, 3D integrated complementary metal-oxide-semiconductor (CMOS) circuits based on separate interconnected layers of high-mobility n-type indium arsenide (n-InAs) and p-type germanium/silicon core/shell (p-Ge/Si) nanowire (NW) field-effect transistors (FETs). The DC voltage output (V(out)) versus input (V(in)) response of vertically interconnected CMOS inverters showed sharp switching at close to the ideal value of one-half the supply voltage and, moreover, exhibited substantial DC gain of approximately 45. The gain and the rail-to-rail output switching are consistent with the large noise margin and minimal static power consumption of CMOS. Vertically interconnected, three-stage CMOS ring oscillators were also fabricated by using layer-1 InAs NW n-FETs and layer-2 Ge/Si NW p-FETs. Significantly, measurements of these circuits demonstrated stable, self-sustained oscillations with a maximum frequency of 108 MHz, which represents the highest-frequency integrated circuit based on chemically synthesized nanoscale materials. These results highlight the flexibility of bottom-up assembly of distinct nanoscale materials and suggest substantial promise for 3D integrated circuits.
Monolithically Integrated Flexible Black Phosphorus Complementary Inverter Circuits.
Liu, Yuanda; Ang, Kah-Wee
2017-07-25
Two-dimensional (2D) inverters are a fundamental building block for flexible logic circuits which have previously been realized by heterogeneously wiring transistors with two discrete channel materials. Here, we demonstrate a monolithically integrated complementary inverter made using a homogeneous black phosphorus (BP) nanosheet on flexible substrates. The digital logic inverter circuit is demonstrated via effective threshold voltage tuning within a single BP material, which offers both electron and hole dominated conducting channels with nearly symmetric pinch-off and current saturation. Controllable electron concentration is achieved by accurately modulating the aluminum (Al) donor doping, which realizes BP n-FET with a room-temperature on/off ratio >10 3 . Simultaneously, work function engineering is employed to obtain a low Schottky barrier contact electrode that facilities hole injection, thus enhancing the current density of the BP p-FET by 9.4 times. The flexible inverter circuit shows a clear digital logic voltage inversion operation along with a larger-than-unity direct current voltage gain, while exhibits alternating current dynamic signal switching at a record high frequency up to 100 kHz and remarkable electrical stability upon mechanical bending with a radii as small as 4 mm. Our study demonstrates a practical monolithic integration strategy for achieving functional logic circuits on one material platform, paving the way for future high-density flexible electronic applications.
Chen, Chin-Hui; Klamkin, Jonathan; Nicholes, Steven C; Johansson, Leif A; Bowers, John E; Coldren, Larry A
2009-09-01
We present an extensive study of an ultracompact grating-based beam splitter suitable for photonic integrated circuits (PICs) that have stringent density requirements. The 10 microm long beam splitter exhibits equal splitting, low insertion loss, and also provides a high extinction ratio in an integrated coherent balanced receiver. We further present the design strategies for avoiding mode distortion in the beam splitter and discuss optimization of the widths of the detectors to improve insertion loss and extinction ratio of the coherent receiver circuit. In our study, we show that the grating-based beam splitter is a competitive technology having low fabrication complexity for ultracompact PICs.
NASA Technical Reports Server (NTRS)
Beatty, R.
1971-01-01
Metallization-related failure mechanisms were shown to be a major cause of integrated circuit failures under accelerated stress conditions, as well as in actual use under field operation. The integrated circuit industry is aware of the problem and is attempting to solve it in one of two ways: (1) better understanding of the aluminum system, which is the most widely used metallization material for silicon integrated circuits both as a single level and multilevel metallization, or (2) evaluating alternative metal systems. Aluminum metallization offers many advantages, but also has limitations particularly at elevated temperatures and high current densities. As an alternative, multilayer systems of the general form, silicon device-metal-inorganic insulator-metal, are being considered to produce large scale integrated arrays. The merits and restrictions of metallization systems in current usage and systems under development are defined.
Highly Uniform Carbon Nanotube Field-Effect Transistors and Medium Scale Integrated Circuits.
Chen, Bingyan; Zhang, Panpan; Ding, Li; Han, Jie; Qiu, Song; Li, Qingwen; Zhang, Zhiyong; Peng, Lian-Mao
2016-08-10
Top-gated p-type field-effect transistors (FETs) have been fabricated in batch based on carbon nanotube (CNT) network thin films prepared from CNT solution and present high yield and highly uniform performance with small threshold voltage distribution with standard deviation of 34 mV. According to the property of FETs, various logical and arithmetical gates, shifters, and d-latch circuits were designed and demonstrated with rail-to-rail output. In particular, a 4-bit adder consisting of 140 p-type CNT FETs was demonstrated with higher packing density and lower supply voltage than other published integrated circuits based on CNT films, which indicates that CNT based integrated circuits can reach to medium scale. In addition, a 2-bit multiplier has been realized for the first time. Benefitted from the high uniformity and suitable threshold voltage of CNT FETs, all of the fabricated circuits based on CNT FETs can be driven by a single voltage as small as 2 V.
Integrated Power Adapter: Isolated Converter with Integrated Passives and Low Material Stress
DOE Office of Scientific and Technical Information (OSTI.GOV)
None
2010-09-01
ADEPT Project: CPES at Virginia Tech is developing an extremely efficient power converter that could be used in power adapters for small, lightweight laptops and other types of mobile electronic devices. Power adapters convert electrical energy into useable power for an electronic device, and they currently waste a lot of energy when they are plugged into an outlet to power up. CPES at Virginia Tech is integrating high-density capacitors, new magnetic materials, high-frequency integrated circuits, and a constant-flux transformer to create its efficient power converter. The high-density capacitors enable the power adapter to store more energy. The new magnetic materialsmore » also increase energy storage, and they can be precisely dispensed using a low-cost ink-jet printer which keeps costs down. The high-frequency integrated circuits can handle more power, and they can handle it more efficiently. And, the constant-flux transformer processes a consistent flow of electrical current, which makes the converter more efficient.« less
CMOS output buffer wave shaper
NASA Technical Reports Server (NTRS)
Albertson, L.; Whitaker, S.; Merrell, R.
1990-01-01
As the switching speeds and densities of Digital CMOS integrated circuits continue to increase, output switching noise becomes more of a problem. A design technique which aids in the reduction of switching noise is reported. The output driver stage is analyzed through the use of an equivalent RLC circuit. The results of the analysis are used in the design of an output driver stage. A test circuit based on these techniques is being submitted to MOSIS for fabrication.
The tapered slot antenna - A new integrated element for millimeter-wave applications
NASA Technical Reports Server (NTRS)
Yngvesson, K. Sigfrid; Kim, Young-Sik; Korzeniowski, T. L.; Kollberg, Erik L.; Johansson, Joakim F.
1989-01-01
Tapered slot antennas (TSAs) with a number of potential applications as single elements and focal-plane arrays are discussed. TSAs are fabricated with photolithographic techniques and integrated in either hybrid or MMIC circuits with receiver or transmitter components. They offer considerably narrower beams than other integrated antenna elements and have high aperture efficiency and packing density as array elements. Both the circuit and radiation properties of TSAs are reviewed. Topics covered include: antenna beamwidth, directivity, and gain of single-element TSAs; their beam shape and the effect of different taper shapes; and the input impedance and the effects of using thick dielectrics. These characteristics are also given for TSA arrays, as are the circuit properties of the array elements. Different array structures and their applications are also described.
CMOS Active-Pixel Image Sensor With Simple Floating Gates
NASA Technical Reports Server (NTRS)
Fossum, Eric R.; Nakamura, Junichi; Kemeny, Sabrina E.
1996-01-01
Experimental complementary metal-oxide/semiconductor (CMOS) active-pixel image sensor integrated circuit features simple floating-gate structure, with metal-oxide/semiconductor field-effect transistor (MOSFET) as active circuit element in each pixel. Provides flexibility of readout modes, no kTC noise, and relatively simple structure suitable for high-density arrays. Features desirable for "smart sensor" applications.
Wang, Ruijun; Sprengel, Stephan; Boehm, Gerhard; Muneeb, Muhammad; Baets, Roel; Amann, Markus-Christian; Roelkens, Gunther
2016-09-05
Heterogeneously integrated InP-based type-II quantum well Fabry-Perot lasers on a silicon waveguide circuit emitting in the 2.3 µm wavelength range are demonstrated. The devices consist of a "W"-shaped InGaAs/GaAsSb multi-quantum-well gain section, III-V/silicon spot size converters and two silicon Bragg grating reflectors to form the laser cavity. In continuous-wave (CW) operation, we obtain a threshold current density of 2.7 kA/cm2 and output power of 1.3 mW at 5 °C for 2.35 μm lasers. The lasers emit over 3.7 mW of peak power with a threshold current density of 1.6 kA/cm2 in pulsed regime at room temperature. This demonstration of heterogeneously integrated lasers indicates that the material system and heterogeneous integration method are promising to realize fully integrated III-V/silicon photonics spectroscopic sensors in the 2 µm wavelength range.
NASA Technical Reports Server (NTRS)
Simon, M.; Mileant, A.
1986-01-01
The steady-state behavior of a particular type of digital phase-locked loop (DPLL) with an integrate-and-dump circuit following the phase detector is characterized in terms of the probability density function (pdf) of the phase error in the loop. Although the loop is entirely digital from an implementation standpoint, it operates at two extremely different sampling rates. In particular, the combination of a phase detector and an integrate-and-dump circuit operates at a very high rate whereas the loop update rate is very slow by comparison. Because of this dichotomy, the loop can be analyzed by hybrid analog/digital (s/z domain) techniques. The loop is modeled in such a general fashion that previous analyses of the Real-Time Combiner (RTC), Subcarrier Demodulator Assembly (SDA), and Symbol Synchronization Assembly (SSA) fall out as special cases.
Organic–Inorganic Eu3+/Tb3+ codoped hybrid films for temperature mapping in integrated circuits
Brites, Carlos D. S.; Lima, Patrícia P.; Silva, Nuno J. O.; Millán, Angel; Amaral, Vitor S.; Palacio, Fernando; Carlos, Luís D.
2013-01-01
The continuous decrease on the geometric size of electronic devices and integrated circuits generates higher local power densities and localized heating problems that cannot be characterized by conventional thermographic techniques. Here, a self-referencing intensity-based molecular thermometer involving a di-ureasil organic-inorganic hybrid thin film co-doped with Eu3+ and Tb3+ tris (β-diketonate) chelates is used to obtain the temperature map of a FR4 printed wiring board with spatio-temporal resolutions of 0.42 μm/4.8 ms. PMID:24790938
Large-scale, high-density (up to 512 channels) recording of local circuits in behaving animals
Berényi, Antal; Somogyvári, Zoltán; Nagy, Anett J.; Roux, Lisa; Long, John D.; Fujisawa, Shigeyoshi; Stark, Eran; Leonardo, Anthony; Harris, Timothy D.
2013-01-01
Monitoring representative fractions of neurons from multiple brain circuits in behaving animals is necessary for understanding neuronal computation. Here, we describe a system that allows high-channel-count recordings from a small volume of neuronal tissue using a lightweight signal multiplexing headstage that permits free behavior of small rodents. The system integrates multishank, high-density recording silicon probes, ultraflexible interconnects, and a miniaturized microdrive. These improvements allowed for simultaneous recordings of local field potentials and unit activity from hundreds of sites without confining free movements of the animal. The advantages of large-scale recordings are illustrated by determining the electroanatomic boundaries of layers and regions in the hippocampus and neocortex and constructing a circuit diagram of functional connections among neurons in real anatomic space. These methods will allow the investigation of circuit operations and behavior-dependent interregional interactions for testing hypotheses of neural networks and brain function. PMID:24353300
Laser drilling of vias in dielectric for high density multilayer LSHI thick film circuits
NASA Technical Reports Server (NTRS)
Cocca, T.; Dakesian, S.
1977-01-01
A design analysis of a high density multilevel thick film digital microcircuit used for large scale integration is presented. The circuit employs 4 mil lines, 4 mil spaces and requires 4 mil diameter vias. Present screened and fired thick film technology is limited on a production basis to 16 mil square vias. A process whereby 4 mil diameter vias can be fabricated in production using laser technology was described along with a process to produce 4 mil diameter vias for conductor patterns which have 4 mil lines and 4 mil spacings.
NASA Astrophysics Data System (ADS)
de la Broïse, Xavier; Le Coguie, Alain; Sauvageot, Jean-Luc; Pigot, Claude; Coppolani, Xavier; Moreau, Vincent; d'Hollosy, Samuel; Knarosovski, Timur; Engel, Andreas
2018-05-01
We have successively developed two superconducting flexible PCBs for cryogenic applications. The first one is monolayer, includes 552 tracks (10 µm wide, 20 µm spacing), and receives 24 wire-bonded integrated circuits. The second one is multilayer, with one track layer between two shielding layers interconnected by microvias, includes 37 tracks, and can be interconnected at both ends by wire bonding or by connectors. The first cold measurements have been performed and show good performances. The novelty of these products is, for the first one, the association of superconducting materials with very narrow pitch and bonded integrated circuits and, for the second one, the introduction of a superconducting multilayer structure interconnected by vias which is, to our knowledge, a world-first.
NASA Technical Reports Server (NTRS)
Aanstoos, J. V.; Snyder, W. E.
1981-01-01
Anticipated major advances in integrated circuit technology in the near future are described as well as their impact on satellite onboard signal processing systems. Dramatic improvements in chip density, speed, power consumption, and system reliability are expected from very large scale integration. Improvements are expected from very large scale integration enable more intelligence to be placed on remote sensing platforms in space, meeting the goals of NASA's information adaptive system concept, a major component of the NASA End-to-End Data System program. A forecast of VLSI technological advances is presented, including a description of the Defense Department's very high speed integrated circuit program, a seven-year research and development effort.
A procedural method for the efficient implementation of full-custom VLSI designs
NASA Technical Reports Server (NTRS)
Belk, P.; Hickey, N.
1987-01-01
An imbedded language system for the layout of very large scale integration (VLSI) circuits is examined. It is shown that through the judicious use of this system, a large variety of circuits can be designed with circuit density and performance comparable to traditional full-custom design methods, but with design costs more comparable to semi-custom design methods. The high performance of this methodology is attributable to the flexibility of procedural descriptions of VLSI layouts and to a number of automatic and semi-automatic tools within the system.
A multiply-add engine with monolithically integrated 3D memristor crossbar/CMOS hybrid circuit.
Chakrabarti, B; Lastras-Montaño, M A; Adam, G; Prezioso, M; Hoskins, B; Payvand, M; Madhavan, A; Ghofrani, A; Theogarajan, L; Cheng, K-T; Strukov, D B
2017-02-14
Silicon (Si) based complementary metal-oxide semiconductor (CMOS) technology has been the driving force of the information-technology revolution. However, scaling of CMOS technology as per Moore's law has reached a serious bottleneck. Among the emerging technologies memristive devices can be promising for both memory as well as computing applications. Hybrid CMOS/memristor circuits with CMOL (CMOS + "Molecular") architecture have been proposed to combine the extremely high density of the memristive devices with the robustness of CMOS technology, leading to terabit-scale memory and extremely efficient computing paradigm. In this work, we demonstrate a hybrid 3D CMOL circuit with 2 layers of memristive crossbars monolithically integrated on a pre-fabricated CMOS substrate. The integrated crossbars can be fully operated through the underlying CMOS circuitry. The memristive devices in both layers exhibit analog switching behavior with controlled tunability and stable multi-level operation. We perform dot-product operations with the 2D and 3D memristive crossbars to demonstrate the applicability of such 3D CMOL hybrid circuits as a multiply-add engine. To the best of our knowledge this is the first demonstration of a functional 3D CMOL hybrid circuit.
A multiply-add engine with monolithically integrated 3D memristor crossbar/CMOS hybrid circuit
Chakrabarti, B.; Lastras-Montaño, M. A.; Adam, G.; Prezioso, M.; Hoskins, B.; Cheng, K.-T.; Strukov, D. B.
2017-01-01
Silicon (Si) based complementary metal-oxide semiconductor (CMOS) technology has been the driving force of the information-technology revolution. However, scaling of CMOS technology as per Moore’s law has reached a serious bottleneck. Among the emerging technologies memristive devices can be promising for both memory as well as computing applications. Hybrid CMOS/memristor circuits with CMOL (CMOS + “Molecular”) architecture have been proposed to combine the extremely high density of the memristive devices with the robustness of CMOS technology, leading to terabit-scale memory and extremely efficient computing paradigm. In this work, we demonstrate a hybrid 3D CMOL circuit with 2 layers of memristive crossbars monolithically integrated on a pre-fabricated CMOS substrate. The integrated crossbars can be fully operated through the underlying CMOS circuitry. The memristive devices in both layers exhibit analog switching behavior with controlled tunability and stable multi-level operation. We perform dot-product operations with the 2D and 3D memristive crossbars to demonstrate the applicability of such 3D CMOL hybrid circuits as a multiply-add engine. To the best of our knowledge this is the first demonstration of a functional 3D CMOL hybrid circuit. PMID:28195239
Majority logic gate for 3D magnetic computing.
Eichwald, Irina; Breitkreutz, Stephan; Ziemys, Grazvydas; Csaba, György; Porod, Wolfgang; Becherer, Markus
2014-08-22
For decades now, microelectronic circuits have been exclusively built from transistors. An alternative way is to use nano-scaled magnets for the realization of digital circuits. This technology, known as nanomagnetic logic (NML), may offer significant improvements in terms of power consumption and integration densities. Further advantages of NML are: non-volatility, radiation hardness, and operation at room temperature. Recent research focuses on the three-dimensional (3D) integration of nanomagnets. Here we show, for the first time, a 3D programmable magnetic logic gate. Its computing operation is based on physically field-interacting nanometer-scaled magnets arranged in a 3D manner. The magnets possess a bistable magnetization state representing the Boolean logic states '0' and '1.' Magneto-optical and magnetic force microscopy measurements prove the correct operation of the gate over many computing cycles. Furthermore, micromagnetic simulations confirm the correct functionality of the gate even for a size in the nanometer-domain. The presented device demonstrates the potential of NML for three-dimensional digital computing, enabling the highest integration densities.
Three-Dimensional Integrated Circuit (3D IC) Key Technology: Through-Silicon Via (TSV).
Shen, Wen-Wei; Chen, Kuan-Neng
2017-12-01
3D integration with through-silicon via (TSV) is a promising candidate to perform system-level integration with smaller package size, higher interconnection density, and better performance. TSV fabrication is the key technology to permit communications between various strata of the 3D integration system. TSV fabrication steps, such as etching, isolation, metallization processes, and related failure modes, as well as other characterizations are discussed in this invited review paper.
IIIV/Si Nanoscale Lasers and Their Integration with Silicon Photonics
NASA Astrophysics Data System (ADS)
Bondarenko, Olesya
The rapidly evolving global information infrastructure requires ever faster data transfer within computer networks and stations. Integrated chip scale photonics can pave the way to accelerated signal manipulation and boost bandwidth capacity of optical interconnects in a compact and ergonomic arrangement. A key building block for integrated photonic circuits is an on-chip laser. In this dissertation we explore ways to reduce the physical footprint of semiconductor lasers and make them suitable for high density integration on silicon, a standard material platform for today's integrated circuits. We demonstrated the first room temperature metalo-dielectric nanolaser, sub-wavelength in all three dimensions. Next, we demonstrated a nanolaser on silicon, showing the feasibility of its integration with this platform. We also designed and realized an ultracompact feedback laser with edge-emitting structure, amenable for in-plane coupling with a standard silicon waveguide. Finally, we discuss the challenges and propose solutions for improvement of the device performance and practicality.
Computational Silicon Nanophotonic Design
NASA Astrophysics Data System (ADS)
Shen, Bing
Photonic integration circuits (PICs) have received overwhelming attention in the past few decades due to various advantages over electronic circuits including absence of Joule effect and huge bandwidth. The most significant problem obstructing their commercial application is the integration density, which is largely determined by a signal wavelength that is in the order of microns. In this dissertation, we are focused on enhancing the integration density of PICs to warrant their practical applications. In general, we believe there are three ways to boost the integration density. The first is to downscale the dimension of individual integrated optical component. As an example, we have experimentally demonstrated an integrated optical diode with footprint 3 x 3 mum2, an integrated polarization beamsplitter with footprint 2.4 x 2.4 mum2, and a waveguide bend with effective bend radius as small as 0.65 mum. All these devices offer the smallest footprint when compared to their alternatives. A second option to increase integration density is to combine the function of multiple devices into a single compact device. To illustrate the point, we have experimentally shown an integrated mode-converting polarization beamsplitter, and a free-space to waveguide coupler and polarization beamsplitter. Two distinct functionalities are offered in one single device without significantly sacrificing the footprint. A third option for enhancing integration density is to decrease the spacing between the individual devices. For this case, we have experimentally demonstrated an integrated cloak for nonresonant (waveguide) and resonant (microring-resonator) devices. Neighboring devices are totally invisible to each other even if they are separated as small as lambda/2 apart. Inverse design algorithm is employed in demonstrating all of our devices. The basic premise is that, via nanofabrication, we can locally engineer the refractive index to achieve unique functionalities that are otherwise impossible. A nonlinear optimization algorithm is used to find the best permittivity distribution and a focused ion beam is used to define the fine nanostructures. Our future work lies in demonstrating active nanophotonic devices with compact footprint and high efficiency. Broadband and efficient silicon modulators, and all-optical and high-efficiency switches are envisioned with our design algorithm.
Tuan, Chia-Chi; James, Nathan Pataki; Lin, Ziyin; Chen, Yun; Liu, Yan; Moon, Kyoung-Sik; Li, Zhuo; Wong, C P
2017-03-15
As microelectronics are trending toward smaller packages and integrated circuit (IC) stacks nowadays, underfill, the polymer composite filled in between the IC chip and the substrate, becomes increasingly important for interconnection reliability. However, traditional underfills cannot meet the requirements for low-profile and fine pitch in high density IC stacking packages. Post-applied underfills have difficulties in flowing into the small gaps between the chip and the substrate, while pre-applied underfills face filler entrapment at bond pads. In this report, we present a self-patterning underfilling technology that uses selective wetting of underfill on Cu bond pads and Si 3 N 4 passivation via surface energy engineering. This novel process, fully compatible with the conventional underfilling process, eliminates the issue of filler entrapment in typical pre-applied underfilling process, enabling high density and fine pitch IC die bonding.
Interfacing spin qubits in quantum dots and donors—hot, dense, and coherent
NASA Astrophysics Data System (ADS)
Vandersypen, L. M. K.; Bluhm, H.; Clarke, J. S.; Dzurak, A. S.; Ishihara, R.; Morello, A.; Reilly, D. J.; Schreiber, L. R.; Veldhorst, M.
2017-09-01
Semiconductor spins are one of the few qubit realizations that remain a serious candidate for the implementation of large-scale quantum circuits. Excellent scalability is often argued for spin qubits defined by lithography and controlled via electrical signals, based on the success of conventional semiconductor integrated circuits. However, the wiring and interconnect requirements for quantum circuits are completely different from those for classical circuits, as individual direct current, pulsed and in some cases microwave control signals need to be routed from external sources to every qubit. This is further complicated by the requirement that these spin qubits currently operate at temperatures below 100 mK. Here, we review several strategies that are considered to address this crucial challenge in scaling quantum circuits based on electron spin qubits. Key assets of spin qubits include the potential to operate at 1 to 4 K, the high density of quantum dots or donors combined with possibilities to space them apart as needed, the extremely long-spin coherence times, and the rich options for integration with classical electronics based on the same technology.
Power control electronics for cryogenic instrumentation
NASA Technical Reports Server (NTRS)
Ray, Biswajit; Gerber, Scott S.; Patterson, Richard L.; Myers, Ira T.
1995-01-01
In order to achieve a high-efficiency high-density cryogenic instrumentation system, the power processing electronics should be placed in the cold environment along with the sensors and signal-processing electronics. The typical instrumentation system requires low voltage dc usually obtained from processing line frequency ac power. Switch-mode power conversion topologies such as forward, flyback, push-pull, and half-bridge are used for high-efficiency power processing using pulse-width modulation (PWM) or resonant control. This paper presents several PWM and multiresonant power control circuits, implemented using commercially available CMOS and BiCMOS integrated circuits, and their performance at liquid-nitrogen temperature (77 K) as compared to their room temperature (300 K) performance. The operation of integrated circuits at cryogenic temperatures results in an improved performance in terms of increased speed, reduced latch-up susceptibility, reduced leakage current, and reduced thermal noise. However, the switching noise increased at 77 K compared to 300 K. The power control circuits tested in the laboratory did successfully restart at 77 K.
A fast low-power optical memory based on coupled micro-ring lasers
NASA Astrophysics Data System (ADS)
Hill, Martin T.; Dorren, Harmen J. S.; de Vries, Tjibbe; Leijtens, Xaveer J. M.; den Besten, Jan Hendrik; Smalbrugge, Barry; Oei, Yok-Siang; Binsma, Hans; Khoe, Giok-Djan; Smit, Meint K.
2004-11-01
The increasing speed of fibre-optic-based telecommunications has focused attention on high-speed optical processing of digital information. Complex optical processing requires a high-density, high-speed, low-power optical memory that can be integrated with planar semiconductor technology for buffering of decisions and telecommunication data. Recently, ring lasers with extremely small size and low operating power have been made, and we demonstrate here a memory element constructed by interconnecting these microscopic lasers. Our device occupies an area of 18 × 40µm2 on an InP/InGaAsP photonic integrated circuit, and switches within 20ps with 5.5fJ optical switching energy. Simulations show that the element has the potential for much smaller dimensions and switching times. Large numbers of such memory elements can be densely integrated and interconnected on a photonic integrated circuit: fast digital optical information processing systems employing large-scale integration should now be viable.
NASA Astrophysics Data System (ADS)
Li, Y. B.; Yang, Z. X.; Chen, W.; He, Q. Y.
2017-11-01
The functional performance, such as magnetic flux leakage, power density and efficiency, is related to the structural characteristics and design technique for the disc permanent magnet synchronous generators (PMSGs). Halbach array theory-based magnetic circuit structure is developed, and Maxwell3D simulation analysis approach of PMSG is proposed in this paper for integrated starter generator (ISG). The magnetization direction of adjacent permanent magnet is organized in difference of 45 degrees for focusing air gap side, and improving the performance of the generator. The magnetic field distribution and functional performance in load and/or unload conditions are simulated by Maxwell3D module. The proposed approach is verified by simulation analysis, the air gap flux density is 0.66T, and the phase voltage curve has the characteristics of a preferable sinusoidal wave and the voltage amplitude 335V can meet the design requirements while the disc coreless PMSG is operating at rated speed. And the developed magnetic circuit structure can be used for engineering design of the disc coreless PMSG to the integrated starter generator.
Active C4 Electrodes for Local Field Potential Recording Applications
Wang, Lu; Freedman, David; Sahin, Mesut; Ünlü, M. Selim; Knepper, Ronald
2016-01-01
Extracellular neural recording, with multi-electrode arrays (MEAs), is a powerful method used to study neural function at the network level. However, in a high density array, it can be costly and time consuming to integrate the active circuit with the expensive electrodes. In this paper, we present a 4 mm × 4 mm neural recording integrated circuit (IC) chip, utilizing IBM C4 bumps as recording electrodes, which enable a seamless active chip and electrode integration. The IC chip was designed and fabricated in a 0.13 μm BiCMOS process for both in vitro and in vivo applications. It has an input-referred noise of 4.6 μVrms for the bandwidth of 10 Hz to 10 kHz and a power dissipation of 11.25 mW at 2.5 V, or 43.9 μW per input channel. This prototype is scalable for implementing larger number and higher density electrode arrays. To validate the functionality of the chip, electrical testing results and acute in vivo recordings from a rat barrel cortex are presented. PMID:26861324
Area efficient layout design of CMOS circuit for high-density ICs
NASA Astrophysics Data System (ADS)
Mishra, Vimal Kumar; Chauhan, R. K.
2018-01-01
Efficient layouts have been an active area of research to accommodate the greater number of devices fabricated on a given chip area. In this work a new layout of CMOS circuit is proposed, with an aim to improve its electrical performance and reduce the chip area consumed. The study shows that the design of CMOS circuit and SRAM cells comprising tapered body reduced source fully depleted silicon on insulator (TBRS FD-SOI)-based n- and p-type MOS devices. The proposed TBRS FD-SOI n- and p-MOSFET exhibits lower sub-threshold slope and higher Ion to Ioff ratio when compared with FD-SOI MOSFET and FinFET technology. Other parameters like power dissipation, delay time and signal-to-noise margin of CMOS inverter circuits show improvement when compared with available inverter designs. The above device design is used in 6-T SRAM cell so as to see the effect of proposed layout on high density integrated circuits (ICs). The SNM obtained from the proposed SRAM cell is 565 mV which is much better than any other SRAM cell designed at 50 nm gate length MOS device. The Sentaurus TCAD device simulator is used to design the proposed MOS structure.
50 Years of ``Scaling'' Jack Kilby's Invention
NASA Astrophysics Data System (ADS)
Doering, Robert
2008-03-01
This year is the 50th anniversary of Jack Kilby's 1958 invention of the integrated circuit (IC), for which he won the 2000 Nobel Prize in Physics. Since that invention in a laboratory at Texas Instruments, IC components have been continuously miniaturized, which has resulted in exponential improvement trends in their performance, energy efficiency, and cost per function. These improvements have created a semiconductor industry that has grown to over 250B in annual sales. The process of reducing integrated-circuit component size and associated parameters in a coordinated fashion is traditionally called ``feature-size scaling.'' Kilby's original circuit had active (transistor) and passive (resistor, capacitor) components with dimensions of a few millimeters. Today, the minimum feature sizes on integrated circuits are less than 30 nanometers for patterned line widths and down to about one nanometer for film thicknesses. Thus, we have achieved about five orders of magnitude in linear-dimension scaling over the past fifty years, which has resulted in about ten orders of magnitude increase in the density of IC components, a representation of ``Moore's Law.'' As IC features are approaching atomic dimensions, increasing emphasis is now being given to the parallel effort of further diversifying the types of components in integrated circuits. This is called ``functional scaling'' and ``more then Moore.'' Of course, the enablers for both types of scaling have been developed at many laboratories around the world. This talk will review a few of the highlights in scaling and its applications from R&D projects at Texas Instruments.
VLSI technology for smaller, cheaper, faster return link systems
NASA Technical Reports Server (NTRS)
Nanzetta, Kathy; Ghuman, Parminder; Bennett, Toby; Solomon, Jeff; Dowling, Jason; Welling, John
1994-01-01
Very Large Scale Integration (VLSI) Application-specific Integrated Circuit (ASIC) technology has enabled substantially smaller, cheaper, and more capable telemetry data systems. However, the rapid growth in available ASIC fabrication densities has far outpaced the application of this technology to telemetry systems. Available densities have grown by well over an order magnitude since NASA's Goddard Space Flight Center (GSFC) first began developing ASIC's for ground telemetry systems in 1985. To take advantage of these higher integration levels, a new generation of ASIC's for return link telemetry processing is under development. These new submicron devices are designed to further reduce the cost and size of NASA return link processing systems while improving performance. This paper describes these highly integrated processing components.
Spike timing precision of neuronal circuits.
Kilinc, Deniz; Demir, Alper
2018-06-01
Spike timing is believed to be a key factor in sensory information encoding and computations performed by the neurons and neuronal circuits. However, the considerable noise and variability, arising from the inherently stochastic mechanisms that exist in the neurons and the synapses, degrade spike timing precision. Computational modeling can help decipher the mechanisms utilized by the neuronal circuits in order to regulate timing precision. In this paper, we utilize semi-analytical techniques, which were adapted from previously developed methods for electronic circuits, for the stochastic characterization of neuronal circuits. These techniques, which are orders of magnitude faster than traditional Monte Carlo type simulations, can be used to directly compute the spike timing jitter variance, power spectral densities, correlation functions, and other stochastic characterizations of neuronal circuit operation. We consider three distinct neuronal circuit motifs: Feedback inhibition, synaptic integration, and synaptic coupling. First, we show that both the spike timing precision and the energy efficiency of a spiking neuron are improved with feedback inhibition. We unveil the underlying mechanism through which this is achieved. Then, we demonstrate that a neuron can improve on the timing precision of its synaptic inputs, coming from multiple sources, via synaptic integration: The phase of the output spikes of the integrator neuron has the same variance as that of the sample average of the phases of its inputs. Finally, we reveal that weak synaptic coupling among neurons, in a fully connected network, enables them to behave like a single neuron with a larger membrane area, resulting in an improvement in the timing precision through cooperation.
NASA Astrophysics Data System (ADS)
Zhu, D.; Henaut, J.; Beeby, S. P.
2014-11-01
This paper reports the design and testing of a power conditioning circuit for a solar powered in-car wireless tag for asset tracking and parking application. Existing long range asset tracking is based on the GSM/GPRS network, which requires expensive subscriptions. The EU FP7 project CEWITT aims at developing a credit card sized autonomous wireless tag with GNSS geo-positioning capabilities to ensure the integrity and cost effectiveness for parking applications. It was found in previous research that solar cells are the most suitable energy sources for this application. This study focused on the power electronics design for the wireless tag. A suitable solar cell was chosen for its high power density. Charging circuit, hysteresis control circuit and LDO were designed and integrated to meet the system requirement. Test results showed that charging efficiency of 80 % had been achieved.
Nanoelectronics from the bottom up.
Lu, Wei; Lieber, Charles M
2007-11-01
Electronics obtained through the bottom-up approach of molecular-level control of material composition and structure may lead to devices and fabrication strategies not possible with top-down methods. This review presents a brief summary of bottom-up and hybrid bottom-up/top-down strategies for nanoelectronics with an emphasis on memories based on the crossbar motif. First, we will discuss representative electromechanical and resistance-change memory devices based on carbon nanotube and core-shell nanowire structures, respectively. These device structures show robust switching, promising performance metrics and the potential for terabit-scale density. Second, we will review architectures being developed for circuit-level integration, hybrid crossbar/CMOS circuits and array-based systems, including experimental demonstrations of key concepts such lithography-independent, chemically coded stochastic demultipluxers. Finally, bottom-up fabrication approaches, including the opportunity for assembly of three-dimensional, vertically integrated multifunctional circuits, will be critically discussed.
NASA Astrophysics Data System (ADS)
Ma, Yitao; Miura, Sadahiko; Honjo, Hiroaki; Ikeda, Shoji; Hanyu, Takahiro; Ohno, Hideo; Endoh, Tetsuo
2017-04-01
A high-density nonvolatile associative memory (NV-AM) based on spin transfer torque magnetoresistive random access memory (STT-MRAM), which achieves highly concurrent and ultralow-power nearest neighbor search with full adaptivity of the template data format, has been proposed and fabricated using the 90 nm CMOS/70 nm perpendicular-magnetic-tunnel-junction hybrid process. A truly compact current-mode circuitry is developed to realize flexibly controllable and high-parallel similarity evaluation, which makes the NV-AM adaptable to any dimensionality and component-bit of template data. A compact dual-stage time-domain minimum searching circuit is also developed, which can freely extend the system for more template data by connecting multiple NM-AM cores without additional circuits for integrated processing. Both the embedded STT-MRAM module and the computing circuit modules in this NV-AM chip are synchronously power-gated to completely eliminate standby power and maximally reduce operation power by only activating the currently accessed circuit blocks. The operations of a prototype chip at 40 MHz are demonstrated by measurement. The average operation power is only 130 µW, and the circuit density is less than 11 µm2/bit. Compared with the latest conventional works in both volatile and nonvolatile approaches, more than 31.3% circuit area reductions and 99.2% power improvements are achieved, respectively. Further power performance analyses are discussed, which verify the special superiority of the proposed NV-AM in low-power and large-memory-based VLSIs.
GaAs VLSI technology and circuit elements for DSP
NASA Astrophysics Data System (ADS)
Mikkelson, James M.
1990-10-01
Recent progress in digital GaAs circuit performance and complexity is presented to demonstrate the current capabilities of GaAs components. High density GaAs process technology and circuit design techniques are described and critical issues for achieving favorable complexity speed power and cost tradeoffs are reviewed. Some DSP building blocks are described to provide examples of what types of DSP systems could be implemented with present GaAs technology. DIGITAL GaAs CIRCUIT CAPABILITIES In the past few years the capabilities of digital GaAs circuits have dramatically increased to the VLSI level. Major gains in circuit complexity and power-delay products have been achieved by the use of silicon-like process technologies and simple circuit topologies. The very high speed and low power consumption of digital GaAs VLSI circuits have made GaAs a desirable alternative to high performance silicon in hardware intensive high speed system applications. An example of the performance and integration complexity available with GaAs VLSI circuits is the 64x64 crosspoint switch shown in figure 1. This switch which is the most complex GaAs circuit currently available is designed on a 30 gate GaAs gate array. It operates at 200 MHz and dissipates only 8 watts of power. The reasons for increasing the level of integration of GaAs circuits are similar to the reasons for the continued increase of silicon circuit complexity. The market factors driving GaAs VLSI are system design methodology system cost power and reliability. System designers are hesitant or unwilling to go backwards to previous design techniques and lower levels of integration. A more highly integrated system in a lower performance technology can often approach the performance of a system in a higher performance technology at a lower level of integration. Higher levels of integration also lower the system component count which reduces the system cost size and power consumption while improving the system reliability. For large gate count circuits the power per gate must be minimized to prevent reliability and cooling problems. The technical factors which favor increasing GaAs circuit complexity are primarily related to reducing the speed and power penalties incurred when crossing chip boundaries. Because the internal GaAs chip logic levels are not compatible with standard silicon I/O levels input receivers and output drivers are needed to convert levels. These I/O circuits add significant delay to logic paths consume large amounts of power and use an appreciable portion of the die area. The effects of these I/O penalties can be reduced by increasing the ratio of core logic to I/O on a chip. DSP operations which have a large number of logic stages between the input and the output are ideal candidates to take advantage of the performance of GaAs digital circuits. Figure 2 is a schematic representation of the I/O penalties encountered when converting from ECL levels to GaAs
Ferrer, I; Tuñón, T; Serrano, M T; Casas, R; Alcántara, S; Zújar, M J; Rivera, R M
1993-01-01
The morphology and distribution of local-circuit neurons (interneurons) were examined, by calbindin D-28k and parvalbumin immunocytochemistry, in the frontal cortex (area 8) in two patients with frontal lobe dementia of non-Alzheimer type associated with classical amyotrophic lateral sclerosis (ALS), and in seven normal cases. The density of calbindin D-28k immunoreactive cells was dramatically reduced in ALS patients, but the density of parvalbumin-immunoreactive neurons was preserved. Decreased density of calbindin D-28k-immunoreactive neurons, which are mainly located in the upper cortical layers, may interfere with the normal processing of cortico-cortical connections, whereas integrity of parvalbumin-immunoreactive cells may be associated with the preservation of the major inhibitory intracortical circuits in patients with frontal lobe dementia. Images PMID:8459241
Extremely flexible nanoscale ultrathin body silicon integrated circuits on plastic.
Shahrjerdi, Davood; Bedell, Stephen W
2013-01-09
In recent years, flexible devices based on nanoscale materials and structures have begun to emerge, exploiting semiconductor nanowires, graphene, and carbon nanotubes. This is primarily to circumvent the existing shortcomings of the conventional flexible electronics based on organic and amorphous semiconductors. The aim of this new class of flexible nanoelectronics is to attain high-performance devices with increased packing density. However, highly integrated flexible circuits with nanoscale transistors have not yet been demonstrated. Here, we show nanoscale flexible circuits on 60 Å thick silicon, including functional ring oscillators and memory cells. The 100-stage ring oscillators exhibit the stage delay of ~16 ps at a power supply voltage of 0.9 V, the best reported for any flexible circuits to date. The mechanical flexibility is achieved by employing the controlled spalling technology, enabling the large-area transfer of the ultrathin body silicon devices to a plastic substrate at room temperature. These results provide a simple and cost-effective pathway to enable ultralight flexible nanoelectronics with unprecedented level of system complexity based on mainstream silicon technology.
NASA Astrophysics Data System (ADS)
Zhao, Xiaosong; Zhao, Xiaofeng; Yin, Liang
2018-03-01
This paper presents a interface circuit for nano-polysilicon thin films pressure sensor. The interface circuit includes consist of instrument amplifier and Analog-to-Digital converter (ADC). The instrumentation amplifier with a high common mode rejection ratio (CMRR) is implemented by three stages current feedback structure. At the same time, in order to satisfy the high precision requirements of pressure sensor measure system, the 1/f noise corner of 26.5 mHz can be achieved through chopping technology at a noise density of 38.2 nV/sqrt(Hz).Ripple introduced by chopping technology adopt continuous ripple reduce circuit (RRL), which achieves the output ripple level is lower than noise. The ADC achieves 16 bits significant digit by adopting sigma-delta modulator with fourth-order single-bit structure and digital decimation filter, and finally achieves high precision integrated pressure sensor interface circuit.
Qin, Yunpeng; Chen, Yu; Cui, Yong; Zhang, Shaoqing; Yao, Huifeng; Huang, Jiang; Li, Wanning; Zheng, Zhong; Hou, Jianhui
2017-06-01
Tandem organic solar cells (TOSCs), which integrate multiple organic photovoltaic layers with complementary absorption in series, have been proved to be a strong contender in organic photovoltaic depending on their advantages in harvesting a greater part of the solar spectrum and more efficient photon utilization than traditional single-junction organic solar cells. However, simultaneously improving open circuit voltage (V oc ) and short current density (J sc ) is a still particularly tricky issue for highly efficient TOSCs. In this work, by employing the low-bandgap nonfullerene acceptor, IEICO, into the rear cell to extend absorption, and meanwhile introducing PBDD4T-2F into the front cell for improving V oc , an impressive efficiency of 12.8% has been achieved in well-designed TOSC. This result is also one of the highest efficiencies reported in state-of-the-art organic solar cells. © 2017 WILEY-VCH Verlag GmbH & Co. KGaA, Weinheim.
Limits on fundamental limits to computation.
Markov, Igor L
2014-08-14
An indispensable part of our personal and working lives, computing has also become essential to industries and governments. Steady improvements in computer hardware have been supported by periodic doubling of transistor densities in integrated circuits over the past fifty years. Such Moore scaling now requires ever-increasing efforts, stimulating research in alternative hardware and stirring controversy. To help evaluate emerging technologies and increase our understanding of integrated-circuit scaling, here I review fundamental limits to computation in the areas of manufacturing, energy, physical space, design and verification effort, and algorithms. To outline what is achievable in principle and in practice, I recapitulate how some limits were circumvented, and compare loose and tight limits. Engineering difficulties encountered by emerging technologies may indicate yet unknown limits.
High density circuit technology, part 2
NASA Technical Reports Server (NTRS)
Wade, T. E.
1982-01-01
A multilevel metal interconnection system for very large scale integration (VLSI) systems utilizing polyimides as the interlayer dielectric material is described. A complete characterization of polyimide materials is given as well as experimental methods accomplished using a double level metal test pattern. A low temperature, double exposure polyimide patterning procedure is also presented.
Interchip link system using an optical wiring method.
Cho, In-Kui; Ryu, Jin-Hwa; Jeong, Myung-Yung
2008-08-15
A chip-scale optical link system is presented with a transmitter/receiver and optical wire link. The interchip link system consists of a metal optical bench, a printed circuit board module, a driver/receiver integrated circuit, a vertical cavity surface-emitting laser/photodiode array, and an optical wire link composed of plastic optical fibers (POFs). We have developed a downsized POF and an optical wiring method that allows on-site installation with a simple annealing as optical wiring technologies for achieving high-density optical interchip interconnection within such devices. Successful data transfer measurements are presented.
Controlled data storage for non-volatile memory cells embedded in nano magnetic logic
NASA Astrophysics Data System (ADS)
Riente, Fabrizio; Ziemys, Grazvydas; Mattersdorfer, Clemens; Boche, Silke; Turvani, Giovanna; Raberg, Wolfgang; Luber, Sebastian; Breitkreutz-v. Gamm, Stephan
2017-05-01
Among the beyond-CMOS technologies, perpendicular Nano Magnetic Logic (pNML) is a promising candidate due to its low power consumption, its non-volatility and its monolithic 3D integrability, which makes it possible to integrate memory and logic into the same device by exploiting the interaction of bi-stable nanomagnets with perpendicular magnetic anisotropy. Logic computation and signal synchronization are achieved by focus ion beam irradiation and by pinning domain walls in magnetic notches. However, in realistic circuits, the information storage and their read-out are crucial issues, often ignored in the exploration of beyond-CMOS devices. In this paper we address these issues by experimentally demonstrating a pNML memory element, whose read and write operations can be controlled by two independent pulsed currents. Our results prove the correct behavior of the proposed structure that enables high density memory embedded in the logic plane of 3D-integrated pNML circuits.
NASA Technical Reports Server (NTRS)
Ngo, Quoc; Cruden, Brett A.; Cassell, Alan M.; Sims, Gerard; Li, Jun; Meyyappa, M.; Yang, Cary Y.
2005-01-01
Efforts in integrated circuit (IC) packaging technologies have recently been focused on management of increasing heat density associated with high frequency and high density circuit designs. While current flip-chip package designs can accommodate relatively high amounts of heat density, new materials need to be developed to manage thermal effects of next-generation integrated circuits. Multiwall carbon nanotubes (MWNT) have been shown to significantly enhance thermal conduction in the axial direction and thus can be considered to be a candidate for future thermal interface materials by facilitating efficient thermal transport. This work focuses on fabrication and characterization of a robust MWNT-copper composite material as an element in IC package designs. We show that using vertically aligned MWNT arrays reduces interfacial thermal resistance by increasing conduction surface area, and furthermore, the embedded copper acts as a lateral heat spreader to efficiently disperse heat, a necessary function for packaging materials. In addition, we demonstrate reusability of the material, and the absence of residue on the contacting material, both novel features of the MWNT-copper composite that are not found in most state-of-the-art thermal interface materials. Electrochemical methods such as metal deposition and etch are discussed for the creation of the MWNT-Cu composite, detailing issues and observations with using such methods. We show that precise engineering of the composite surface affects the ability of this material to act as an efficient thermal interface material. A thermal contact resistance measurement has been designed to obtain a value of thermal contact resistance for a variety of different thermal contact materials.
FAST: a framework for simulation and analysis of large-scale protein-silicon biosensor circuits.
Gu, Ming; Chakrabartty, Shantanu
2013-08-01
This paper presents a computer aided design (CAD) framework for verification and reliability analysis of protein-silicon hybrid circuits used in biosensors. It is envisioned that similar to integrated circuit (IC) CAD design tools, the proposed framework will be useful for system level optimization of biosensors and for discovery of new sensing modalities without resorting to laborious fabrication and experimental procedures. The framework referred to as FAST analyzes protein-based circuits by solving inverse problems involving stochastic functional elements that admit non-linear relationships between different circuit variables. In this regard, FAST uses a factor-graph netlist as a user interface and solving the inverse problem entails passing messages/signals between the internal nodes of the netlist. Stochastic analysis techniques like density evolution are used to understand the dynamics of the circuit and estimate the reliability of the solution. As an example, we present a complete design flow using FAST for synthesis, analysis and verification of our previously reported conductometric immunoassay that uses antibody-based circuits to implement forward error-correction (FEC).
Advances in integrated photonic circuits for packet-switched interconnection
NASA Astrophysics Data System (ADS)
Williams, Kevin A.; Stabile, Ripalta
2014-03-01
Sustained increases in capacity and connectivity are needed to overcome congestion in a range of broadband communication network nodes. Packet routing and switching in the electronic domain are leading to unsustainable energy- and bandwidth-densities, motivating research into hybrid solutions: optical switching engines are introduced for massive-bandwidth data transport while the electronic domain is clocked at more modest GHz rates to manage routing. Commercially-deployed optical switching engines using MEMS technologies are unwieldy and too slow to reconfigure for future packet-based networking. Optoelectronic packet-compliant switch technologies have been demonstrated as laboratory prototypes, but they have so far mostly used discretely pigtailed components, which are impractical for control plane development and product assembly. Integrated photonics has long held the promise of reduced hardware complexity and may be the critical step towards packet-compliant optical switching engines. Recently a number of laboratories world-wide have prototyped optical switching circuits using monolithic integration technology with up to several hundreds of integrated optical components per chip. Our own work has focused on multi-input to multi-output switching matrices. Recently we have demonstrated 8×8×8λ space and wavelength selective switches using gated cyclic routers and 16×16 broadband switching chips using monolithic multi-stage networks. We now operate these advanced circuits with custom control planes implemented with FPGAs to explore real time packet routing in multi-wavelength, multi-port test-beds. We review our contributions in the context of state of the art photonic integrated circuit technology and packet optical switching hardware demonstrations.
Quantitative Investigation of the Role of Intra-/Intercellular Dynamics in Bacterial Quorum Sensing.
Leaman, Eric J; Geuther, Brian Q; Behkam, Bahareh
2018-04-20
Bacteria utilize diffusible signals to regulate population density-dependent coordinated gene expression in a process called quorum sensing (QS). While the intracellular regulatory mechanisms of QS are well-understood, the effect of spatiotemporal changes in the population configuration on the sensitivity and robustness of the QS response remains largely unexplored. Using a microfluidic device, we quantitatively characterized the emergent behavior of a population of swimming E. coli bacteria engineered with the lux QS system and a GFP reporter. We show that the QS activation time follows a power law with respect to bacterial population density, but this trend is disrupted significantly by microscale variations in population configuration and genetic circuit noise. We then developed a computational model that integrates population dynamics with genetic circuit dynamics to enable accurate (less than 7% error) quantitation of the bacterial QS activation time. Through modeling and experimental analyses, we show that changes in spatial configuration of swimming bacteria can drastically alter the QS activation time, by up to 22%. The integrative model developed herein also enables examination of the performance robustness of synthetic circuits with respect to growth rate, circuit sensitivity, and the population's initial size and spatial structure. Our framework facilitates quantitative tuning of microbial systems performance through rational engineering of synthetic ribosomal binding sites. We have demonstrated this through modulation of QS activation time over an order of magnitude. Altogether, we conclude that predictive engineering of QS-based bacterial systems requires not only the precise temporal modulation of gene expression (intracellular dynamics) but also accounting for the spatiotemporal changes in population configuration (intercellular dynamics).
Laser Direct Routing for High Density Interconnects
NASA Astrophysics Data System (ADS)
Moreno, Wilfrido Alejandro
The laser restructuring of electronic circuits fabricated using standard Very Large Scale Integration (VLSI) process techniques, is an excellent alternative that allows low-cost quick turnaround production with full circuit similarity between the Laser Restructured prototype and the customized product for mass production. Laser Restructurable VLSI (LRVLSI) would allow design engineers the capability to interconnect cells that implement generic logic functions and signal processing schemes to achieve a higher level of design complexity. LRVLSI of a particular circuit at the wafer or packaged chip level is accomplished using an integrated computer controlled laser system to create low electrical resistance links between conductors and to cut conductor lines. An infrastructure for rapid prototyping and quick turnaround using Laser Restructuring of VLSI circuits was developed to meet three main parallel objectives: to pursue research on novel interconnect technologies using LRVLSI, to develop the capability of operating in a quick turnaround mode, and to maintain standardization and compatibility with commercially available equipment for feasible technology transfer. The system is to possess a high degree of flexibility, high data quality, total controllability, full documentation, short downtime, a user-friendly operator interface, automation, historical record keeping, and error indication and logging. A specially designed chip "SLINKY" was used as the test vehicle for the complete characterization of the Laser Restructuring system. With the use of Design of Experiment techniques the Lateral Diffused Link (LDL), developed originally at MIT Lincoln Laboratories, was completely characterized and for the first time a set of optimum process parameters was obtained. With the designed infrastructure fully operational, the priority objective was the search for a substitute for the high resistance, high current leakage to substrate, and relatively low density Lateral Diffused Link. A high density Laser Vertical Link with resistance values below 10 ohms was developed, studied and tested using design of experiment methodologies. The vertical link offers excellent advantages in the area of quick prototyping of electronic circuits, but even more important, due to having similar characteristics to a foundry produced via, it gives quick transfer from the prototype system verification stage to the mass production stage.
Controlled n-Type Doping of Carbon Nanotube Transistors by an Organorhodium Dimer.
Geier, Michael L; Moudgil, Karttikay; Barlow, Stephen; Marder, Seth R; Hersam, Mark C
2016-07-13
Single-walled carbon nanotube (SWCNT) transistors are among the most developed nanoelectronic devices for high-performance computing applications. While p-type SWCNT transistors are easily achieved through adventitious adsorption of atmospheric oxygen, n-type SWCNT transistors require extrinsic doping schemes. Existing n-type doping strategies for SWCNT transistors suffer from one or more issues including environmental instability, limited carrier concentration modulation, undesirable threshold voltage control, and/or poor morphology. In particular, commonly employed benzyl viologen n-type doping layers possess large thicknesses, which preclude top-gate transistor designs that underlie high-density integrated circuit layouts. To overcome these limitations, we report here the controlled n-type doping of SWCNT thin-film transistors with a solution-processed pentamethylrhodocene dimer. The charge transport properties of organorhodium-treated SWCNT thin films show consistent n-type behavior when characterized in both Hall effect and thin-film transistor geometries. Due to the molecular-scale thickness of the organorhodium adlayer, large-area arrays of top-gated, n-type SWCNT transistors are fabricated with high yield. This work will thus facilitate ongoing efforts to realize high-density SWCNT integrated circuits.
Liu, Yuqiang; Sun, Na; Liu, Jiawei; Wen, Zhen; Sun, Xuhui; Lee, Shuit-Tong; Sun, Baoquan
2018-03-27
Solar cells, as promising devices for converting light into electricity, have a dramatically reduced performance on rainy days. Here, an energy harvesting structure that integrates a solar cell and a triboelectric nanogenerator (TENG) device is built to realize power generation from both sunlight and raindrops. A heterojunction silicon (Si) solar cell is integrated with a TENG by a mutual electrode of a poly(3,4-ethylenedioxythiophene):poly(styrenesulfonate) (PEDOT:PSS) film. Regarding the solar cell, imprinted PEDOT:PSS is used to reduce light reflection, which leads to an enhanced short-circuit current density. A single-electrode-mode water-drop TENG on the solar cell is built by combining imprinted polydimethylsiloxane (PDMS) as a triboelectric material combined with a PEDOT:PSS layer as an electrode. The increasing contact area between the imprinted PDMS and water drops greatly improves the output of the TENG with a peak short-circuit current of ∼33.0 nA and a peak open-circuit voltage of ∼2.14 V, respectively. The hybrid energy harvesting system integrated electrode configuration can combine the advantages of high current level of a solar cell and high voltage of a TENG device, promising an efficient approach to collect energy from the environment in different weather conditions.
Dong, Shiqi; Liu, Yongsheng; Hong, Ziruo; Yao, Enping; Sun, Pengyu; Meng, Lei; Lin, Yuze; Huang, Jinsong; Li, Gang; Yang, Yang
2017-08-09
We have demonstrated high-performance integrated perovskite/bulk-heterojunction (BHJ) solar cells due to the low carrier recombination velocity, high open circuit voltage (V OC ), and increased light absorption ability in near-infrared (NIR) region of integrated devices. In particular, we find that the V OC of the integrated devices is dominated by (or pinned to) the perovskite cells, not the organic photovoltaic cells. A Quasi-Fermi Level Pinning Model was proposed to understand the working mechanism and the origin of the V OC of the integrated perovskite/BHJ solar cell, which following that of the perovskite solar cell and is much higher than that of the low bandgap polymer based organic BHJ solar cell. Evidence for the model was enhanced by examining the charge carrier behavior and photovoltaic behavior of the integrated devices under illumination of monochromatic light-emitting diodes at different characteristic wavelength. This finding shall pave an interesting possibility for integrated photovoltaic devices to harvest low energy photons in NIR region and further improve the current density without sacrificing V OC , thus providing new opportunities and significant implications for future industry applications of this kind of integrated solar cells.
NASA Astrophysics Data System (ADS)
Chiappa, Pierangelo
Bandwidth-hungry services, such as higher speed Internet, voice over IP (VoIP), and IPTV, allow people to exchange and store huge amounts of data among worldwide locations. In the age of global communications, domestic users, companies, and organizations around the world generate new contents making bandwidth needs grow exponentially, along with the need for new services. These bandwidth and connectivity demands represent a concern for operators who require innovative technologies to be ready for scaling. To respond efficiently to these demands, Alcatel-Lucent is fast moving toward photonic integration circuits technologies as the key to address best performances at the lowest "bit per second" cost. This article describes Alcatel-Lucent's contribution in strategic directions or achievements, as well as possible new developments.
NASA Astrophysics Data System (ADS)
Zhu, Zhaozhao; Mankowski, Trent; Shikoh, Ali Sehpar; Touati, Farid; Benammar, Mohieddine A.; Mansuripur, Masud; Falco, Charles M.
2016-09-01
We report the synthesis of ultra-high aspect ratio copper nanowires (CuNW) and fabrication of CuNW-based transparent conductive electrodes (TCE) with high optical transmittance (>80%) and excellent sheet resistance (Rs <30 Ω/sq). These CuNW TCEs are subsequently hybridized with aluminum-doped zinc oxide (AZO) thin-film coatings, or platinum thin film coatings, or nickel thin-film coatings. Our hybrid transparent electrodes can replace indium tin oxide (ITO) films in dye-sensitized solar cells (DSSCs) as either anodes or cathodes. We highlight the challenges of integrating bare CuNWs into DSSCs, and demonstrate that hybridization renders the solar cell integrations feasible. The CuNW/AZO-based DSSCs have reasonably good open-circuit voltage (Voc = 720 mV) and short-circuit current-density (Jsc = 0.96 mA/cm2), which are comparable to what is obtained with an ITO-based DSSC fabricated with a similar process. Our CuNW-Ni based DSSCs exhibit a good open-circuit voltage (Voc = 782 mV) and a decent short-circuit current (Jsc = 3.96 mA/cm2), with roughly 1.5% optical-to-electrical conversion efficiency.
New Ultra Low Permittivity Composites for Use in Ceramic Packaging of Ga:As Integrated Circuits.
1985-09-18
detectable Si compound . 4.2.1.3 Density. Densities were obtained by pycnometry using a non-wetting liquid (kerosene) and measuring the volume...controlling gel formation and densification. Of particular interest is the possibility of using photopolymerizable resins or gels as a means of...successful process. If feasibility can be demonstrated, intentions would be to use a compound such as A1BN, i.e. 2,2’-Azobis(2-methylpropionitrile), as a
A lumped parameter mathematical model for simulation of subsonic wind tunnels
NASA Technical Reports Server (NTRS)
Krosel, S. M.; Cole, G. L.; Bruton, W. M.; Szuch, J. R.
1986-01-01
Equations for a lumped parameter mathematical model of a subsonic wind tunnel circuit are presented. The equation state variables are internal energy, density, and mass flow rate. The circuit model is structured to allow for integration and analysis of tunnel subsystem models which provide functions such as control of altitude pressure and temperature. Thus the model provides a useful tool for investigating the transient behavior of the tunnel and control requirements. The model was applied to the proposed NASA Lewis Altitude Wind Tunnel (AWT) circuit and included transfer function representations of the tunnel supply/exhaust air and refrigeration subsystems. Both steady state and frequency response data are presented for the circuit model indicating the type of results and accuracy that can be expected from the model. Transient data for closed loop control of the tunnel and its subsystems are also presented, demonstrating the model's use as a control analysis tool.
Methods and systems for rapid prototyping of high density circuits
Palmer, Jeremy A [Albuquerque, NM; Davis, Donald W [Albuquerque, NM; Chavez, Bart D [Albuquerque, NM; Gallegos, Phillip L [Albuquerque, NM; Wicker, Ryan B [El Paso, TX; Medina, Francisco R [El Paso, TX
2008-09-02
A preferred embodiment provides, for example, a system and method of integrating fluid media dispensing technology such as direct-write (DW) technologies with rapid prototyping (RP) technologies such as stereolithography (SL) to provide increased micro-fabrication and micro-stereolithography. A preferred embodiment of the present invention also provides, for example, a system and method for Rapid Prototyping High Density Circuit (RPHDC) manufacturing of solderless connectors and pilot devices with terminal geometries that are compatible with DW mechanisms and reduce contact resistance where the electrical system is encapsulated within structural members and manual electrical connections are eliminated in favor of automated DW traces. A preferred embodiment further provides, for example, a method of rapid prototyping comprising: fabricating a part layer using stereolithography and depositing thermally curable media onto the part layer using a fluid dispensing apparatus.
Kempa, Thomas J; Cahoon, James F; Kim, Sun-Kyung; Day, Robert W; Bell, David C; Park, Hong-Gyu; Lieber, Charles M
2012-01-31
Silicon nanowires (NWs) could enable low-cost and efficient photovoltaics, though their performance has been limited by nonideal electrical characteristics and an inability to tune absorption properties. We overcome these limitations through controlled synthesis of a series of polymorphic core/multishell NWs with highly crystalline, hexagonally-faceted shells, and well-defined coaxial (p/n) and p/intrinsic/n (p/i/n) diode junctions. Designed 200-300 nm diameter p/i/n NW diodes exhibit ultralow leakage currents of approximately 1 fA, and open-circuit voltages and fill-factors up to 0.5 V and 73%, respectively, under one-sun illumination. Single-NW wavelength-dependent photocurrent measurements reveal size-tunable optical resonances, external quantum efficiencies greater than unity, and current densities double those for silicon films of comparable thickness. In addition, finite-difference-time-domain simulations for the measured NW structures agree quantitatively with the photocurrent measurements, and demonstrate that the optical resonances are due to Fabry-Perot and whispering-gallery cavity modes supported in the high-quality faceted nanostructures. Synthetically optimized NW devices achieve current densities of 17 mA/cm(2) and power-conversion efficiencies of 6%. Horizontal integration of multiple NWs demonstrates linear scaling of the absolute photocurrent with number of NWs, as well as retention of the high open-circuit voltages and short-circuit current densities measured for single NW devices. Notably, assembly of 2 NW elements into vertical stacks yields short-circuit current densities of 25 mA/cm(2) with a backside reflector, and simulations further show that such stacking represents an attractive approach for further enhancing performance with projected efficiencies of > 15% for 1.2 μm thick 5 NW stacks.
Molecular Electronic Shift Registers
NASA Technical Reports Server (NTRS)
Beratan, David N.; Onuchic, Jose N.
1990-01-01
Molecular-scale shift registers eventually constructed as parts of high-density integrated memory circuits. In principle, variety of organic molecules makes possible large number of different configurations and modes of operation for such shift-register devices. Several classes of devices and implementations in some specific types of molecules proposed. All based on transfer of electrons or holes along chains of repeating molecular units.
Self-amplified CMOS image sensor using a current-mode readout circuit
NASA Astrophysics Data System (ADS)
Santos, Patrick M.; de Lima Monteiro, Davies W.; Pittet, Patrick
2014-05-01
The feature size of the CMOS processes decreased during the past few years and problems such as reduced dynamic range have become more significant in voltage-mode pixels, even though the integration of more functionality inside the pixel has become easier. This work makes a contribution on both sides: the possibility of a high signal excursion range using current-mode circuits together with functionality addition by making signal amplification inside the pixel. The classic 3T pixel architecture was rebuild with small modifications to integrate a transconductance amplifier providing a current as an output. The matrix with these new pixels will operate as a whole large transistor outsourcing an amplified current that will be used for signal processing. This current is controlled by the intensity of the light received by the matrix, modulated pixel by pixel. The output current can be controlled by the biasing circuits to achieve a very large range of output signal levels. It can also be controlled with the matrix size and this permits a very high degree of freedom on the signal level, observing the current densities inside the integrated circuit. In addition, the matrix can operate at very small integration times. Its applications would be those in which fast imaging processing, high signal amplification are required and low resolution is not a major problem, such as UV image sensors. Simulation results will be presented to support: operation, control, design, signal excursion levels and linearity for a matrix of pixels that was conceived using this new concept of sensor.
NASA Technical Reports Server (NTRS)
Kapoor, V. J.; Valco, G. J.; Skebe, G. G.; Evans, J. C., Jr.
1985-01-01
Integrated circuit technology has been successfully applied to the design and fabrication of 0.5 x 0.5-cm planar multijunction solar-cell chips. Each of these solar cells consisted of six voltage-generating unit cells monolithically connected in series and fabricated on a 75-micron-thick, p-type, single crystal, silicon substrate. A contact photolithic process employing five photomask levels together with a standard microelectronics batch-processing technique were used to construct the solar-cell chip. The open-circuit voltage increased rapidly with increasing illumination up to 5 AM1 suns where it began to saturate at the sum of the individual unit-cell voltages at a maximum of 3.0 V. A short-circuit current density per unit cell of 240 mA/sq cm was observed at 10 AM1 suns.
Millimeter And Submillimeter-Wave Integrated Circuits On Quartz
NASA Technical Reports Server (NTRS)
Mehdi, Imran; Mazed, Mohammad; Siegel, Peter; Smith, R. Peter
1995-01-01
Proposed Quartz substrate Upside-down Integrated Device (QUID) relies on UV-curable adhesive to bond semiconductor with quartz. Integrated circuits including planar GaAs Schottky diodes and passive circuit elements (such as bandpass filters) fabricated on quartz substrates. Circuits designed to operate as mixers in waveguide circuit at millimeter and submillimeter wavelengths. Integrated circuits mechanically more robust, larger, and easier to handle than planar Schottky diode chips. Quartz substrate more suitable for waveguide circuits than GaAs substrate.
Soldering Tool for Integrated Circuits
NASA Technical Reports Server (NTRS)
Takahashi, Ted H.
1987-01-01
Many connections soldered simultaneously in confined spaces. Improved soldering tool bonds integrated circuits onto printed-circuit boards. Intended especially for use with so-called "leadless-carrier" integrated circuits.
Thermally-isolated silicon-based integrated circuits and related methods
Wojciechowski, Kenneth; Olsson, Roy H.; Clews, Peggy J.; Bauer, Todd
2017-05-09
Thermally isolated devices may be formed by performing a series of etches on a silicon-based substrate. As a result of the series of etches, silicon material may be removed from underneath a region of an integrated circuit (IC). The removal of the silicon material from underneath the IC forms a gap between remaining substrate and the integrated circuit, though the integrated circuit remains connected to the substrate via a support bar arrangement that suspends the integrated circuit over the substrate. The creation of this gap functions to release the device from the substrate and create a thermally-isolated integrated circuit.
Matsushita, Kojiro; Hirata, Masayuki; Suzuki, Takafumi; Ando, Hiroshi; Ota, Yuki; Sato, Fumihiro; Morris, Shyne; Yoshida, Takeshi; Matsuki, Hidetoshi; Yoshimine, Toshiki
2013-01-01
Brain Machine Interface (BMI) is a system that assumes user's intention by analyzing user's brain activities and control devices with the assumed intention. It is considered as one of prospective tools to enhance paralyzed patients' quality of life. In our group, we especially focus on ECoG (electro-corti-gram)-BMI, which requires surgery to place electrodes on the cortex. We try to implant all the devices within the patient's head and abdomen and to transmit the data and power wirelessly. Our device consists of 5 parts: (1) High-density multi-electrodes with a 3D shaped sheet fitting to the individual brain surface to effectively record the ECoG signals; (2) A small circuit board with two integrated circuit chips functioning 128 [ch] analogue amplifiers and A/D converters for ECoG signals; (3) A Wifi data communication & control circuit with the target PC; (4) A non-contact power supply transmitting electrical power minimum 400[mW] to the device 20[mm] away. We developed those devices, integrated them, and, investigated the performance.
Two color interferometric electron density measurement in an axially blown arc
NASA Astrophysics Data System (ADS)
Stoller, Patrick; Carstensen, Jan; Galletti, Bernardo; Doiron, Charles; Sokolov, Alexey; Salzmann, René; Simon, Sandor; Jabs, Philipp
2016-09-01
High voltage circuit breakers protect the power grid by interrupting the current in case of a short circuit. To do so an arc is ignited between two contacts as they separate; transonic gas flow is used to cool and ultimately extinguish the arc at a current-zero crossing of the alternating current. A detailed understanding of the arc interruption process is needed to improve circuit breaker design. The conductivity of the partially ionized gas remaining after the current-zero crossing, a key parameter in determining whether the arc will be interrupted or not, is a function of the electron density. The electron density, in turn, is a function of the detailed dynamics of the arc cooling process, which does not necessarily occur under local thermodynamic equilibrium (LTE) conditions. In this work, we measure the spatially resolved line-integrated index of refraction in a near-current-zero arc stabilized in an axial flow of synthetic air with two nanosecond pulsed lasers at wavelengths of 532 nm and 671 nm. Generating a stable, cylindrically symmetric arc enables us to determine the three-dimensional index of refraction distribution using Abel inversion. Due to the wavelength dependence of the component of the index of refraction related to the free electrons, the information at two different wavelengths can be used to determine the electron density. This information allows us to determine how important it is to take into account non-equilibrium effects for accurate modeling of the physics of decaying arcs.
Theoretical and experimental characterization of the DUal-BAse transistor (DUBAT)
NASA Astrophysics Data System (ADS)
Wu, Chung-Yu; Wu, Ching-Yuan
1980-11-01
A new A-type integrated voltage controlled differential negative resistance device using an extra effective base region to form a lateral pnp (npn) bipolar transistor beside the original base region of a vertical npn (pnp) bipolar junction transistor, and so called the DUal BAse Transistor (DUBAT), is studied both experimentally and theoretically, The DUBAT has three terminals and is fully comparible with the existing bipolar integrated circuits technologies. Based upon the equivalent circuit of the DUBAT, a simple first-order analytical theory is developed, and important device parameters, such as: the I-V characteristic, the differential negative resistance, and the peak and valley points, are also characterized. One of the proposed integrated structures of the DUBAT, which is similar in structure to I 2L but with similar high density and a normally operated vertical npn transistor, has been successfully fabricated and studied. Comparisons between the experimental data and theoretical analyses are made, and show in satisfactory agreements.
The integrated design and archive of space-borne signal processing and compression coding
NASA Astrophysics Data System (ADS)
He, Qiang-min; Su, Hao-hang; Wu, Wen-bo
2017-10-01
With the increasing demand of users for the extraction of remote sensing image information, it is very urgent to significantly enhance the whole system's imaging quality and imaging ability by using the integrated design to achieve its compact structure, light quality and higher attitude maneuver ability. At this present stage, the remote sensing camera's video signal processing unit and image compression and coding unit are distributed in different devices. The volume, weight and consumption of these two units is relatively large, which unable to meet the requirements of the high mobility remote sensing camera. This paper according to the high mobility remote sensing camera's technical requirements, designs a kind of space-borne integrated signal processing and compression circuit by researching a variety of technologies, such as the high speed and high density analog-digital mixed PCB design, the embedded DSP technology and the image compression technology based on the special-purpose chips. This circuit lays a solid foundation for the research of the high mobility remote sensing camera.
Single In x Ga1-x As nanowire/p-Si heterojunction based nano-rectifier diode.
Sarkar, K; Palit, M; Guhathakurata, S; Chattopadhyay, S; Banerji, P
2017-09-20
Nanoscale power supply units will be indispensable for fabricating next generation smart nanoelectronic integrated circuits. Fabrication of nanoscale rectifier circuits on a Si platform is required for integrating nanoelectronic devices with on-chip power supply units. In the present study, a nanorectifier diode based on a single standalone In x Ga 1-x As nanowire/p-Si (111) heterojunction fabricated by metal organic chemical vapor deposition technique has been studied. The nanoheterojunction diodes have shown good rectification and fast switching characteristics. The rectification characteristics of the nanoheterojunction have been demonstrated by different standard waveforms of sinusoidal, square, sawtooth and triangular for two different frequencies of 1 and 0.1 Hz. Reverse recovery time of around 150 ms has been observed in all wave response. A half wave rectifier circuit with a simple capacitor filter has been assembled with this nanoheterojunction diode which provides 12% output efficiency. The transport of carriers through the heterojunction is investigated. The interface states density of the nanoheterojunction has also been determined. Occurrence of output waveforms incommensurate with the input is attributed to higher series resistance of the diode which is further explained considering the dimension of p-side and n-side of the junction. The sudden change of ideality factor after 1.7 V bias is attributed to recombination through interface states in space charge region. Low interface states density as well as high rectification ratio makes this heterojunction diode a promising candidate for future nanoscale electronics.
Zhao, Yudan; Li, Qunqing; Xiao, Xiaoyang; Li, Guanhong; Jin, Yuanhao; Jiang, Kaili; Wang, Jiaping; Fan, Shoushan
2016-02-23
We have proposed and fabricated stable and repeatable, flexible, single-walled carbon nanotube (SWCNT) thin film transistor (TFT) complementary metal-oxide-semiconductor (CMOS) integrated circuits based on a three-dimensional (3D) structure. Two layers of SWCNT-TFT devices were stacked, where one layer served as n-type devices and the other one served as p-type devices. On the basis of this method, it is able to save at least half of the area required to construct an inverter and make large-scale and high-density integrated CMOS circuits easier to design and manufacture. The 3D flexible CMOS inverter gain can be as high as 40, and the total noise margin is more than 95%. Moreover, the input and output voltage of the inverter are exactly matched for cascading. 3D flexible CMOS NOR, NAND logic gates, and 15-stage ring oscillators were fabricated on PI substrates with high performance as well. Stable electrical properties of these circuits can be obtained with bending radii as small as 3.16 mm, which shows that such a 3D structure is a reliable architecture and suitable for carbon nanotube electrical applications in complex flexible and wearable electronic devices.
High density circuit technology, part 1
NASA Technical Reports Server (NTRS)
Wade, T. E.
1982-01-01
The metal (or dielectric) lift-off processes used in the semiconductor industry to fabricate high density very large scale integration (VLSI) systems were reviewed. The lift-off process consists of depositing the light-sensitive material onto the wafer and patterning first in such a manner as to form a stencil for the interconnection material. Then the interconnection layer is deposited and unwanted areas are lifted off by removing the underlying stencil. Several of these lift-off techniques were examined experimentally. The use of an auxiliary layer of polyimide to form a lift-off stencil offers considerable promise.
19 CFR 10.14 - Fabricated components subject to the exemption.
Code of Federal Regulations, 2010 CFR
2010-04-01
... assembled, such as transistors, diodes, integrated circuits, machinery parts, or precut parts of wearing..., or integrated circuit wafers containing individual integrated circuit dice which have been scribed or... resulted in a substantial transformation of the foreign copper ingots. Example 2. An integrated circuit...
High bit rate mass data storage device
NASA Technical Reports Server (NTRS)
1973-01-01
The HDDR-II mass data storage system consists of a Leach MTR 7114 recorder reproducer, a wire wrapped, integrated circuit flat plane and necessary power supplies for the flat plane. These units, with interconnecting cables and control panel are enclosed in a common housing mounted on casters. The electronics used in the HDDR-II double density decoding and encoding techniques are described.
Simulation of silicon thin-film solar cells for oblique incident waves
NASA Astrophysics Data System (ADS)
Jandl, Christine; Hertel, Kai; Pflaum, Christoph; Stiebig, Helmut
2011-05-01
To optimize the quantum efficiency (QE) and short-circuit current density (JSC) of silicon thin-film solar cells, one has to study the behavior of sunlight in these solar cells. Simulations are an adequate and economic method to analyze the optical properties of light caused by absorption and reflection. To this end a simulation tool is developed to take several demands into account. These include the analysis of perpendicular and oblique incident waves under E-, H- and circularly polarized light. Furthermore, the topology of the nanotextured interfaces influences the efficiency and therefore also the short-circuit current density. It is well known that a rough transparent conductive oxide (TCO) layer increases the efficiency of solar cells. Therefore, it is indispensable that various roughness profiles at the interfaces of the solar cell layers can be modeled in such a way that atomic force microscope (AFM) scan data can be integrated. Numerical calculations of Maxwell's equations based on the finite integration technique (FIT) and Finite Difference Time Domain (FDTD) method are necessary to incorporate all these requirements. The simulations are performed in parallel on high performance computers (HPC) to meet the large computational requirements.
Stoffels, M; Simon, S; Nikolic, P G; Stoller, P; Carstensen, J
2017-03-01
High-voltage gas circuit breakers, which play an important role in the operation and protection of the power grid, function by drawing an arc between two contacts and then extinguishing it by cooling it using a transonic gas flow. Improving the design of circuit breakers requires an understanding of the physical processes in the interruption of the arc, particularly during the zero crossing of the alternating current (the point in time when the arc can be interrupted). Most diagnostic techniques currently available focus on measurement of current, voltage, and gas pressure at defined locations. However, these integral properties do not give sufficient insight into the arc physics. To understand the current interruption process, spatially resolved information about the density, temperature, and conductivity of the arc and surrounding gas flow is needed. Owing to the three-dimensional, unstable nature of the arc in a circuit breaker, especially near current zero, a spatially resolved, tomographic diagnostic technique is required that is capable of freezing the rapid, transient behavior and that is insensitive to the vibrations and electromagnetic interference inherent in the interruption of short-circuit current arcs. Here a new measurement system, based on background-oriented schlieren (BOS) imaging, is presented and assessed. BOS imaging using four beams consisting of white light sources, a background pattern, imaging optics, and a camera permits measurement of the line-of-sight integrated refractive index. Tomographic reconstruction is used to determine the three-dimensional, spatially resolved index of refraction distribution that in turn is used to calculate the density. The quantitative accuracy of a single beam of the BOS setup is verified by using a calibration lens with a known focal length. The ability of the tomographic reconstruction to detect asymmetric features of the arc and surrounding gas flow is assessed semiquantitatively using a nozzle that generates two gas jets, as described in [Exp. Fluids43, 241 (2007)EXFLDU0723-486410.1007/s00348-007-0331-1]. Experiments using a simple model of a circuit breaker, which provides optical access to an ∼1 kA arc that burns between two contacts and is blown through a nozzle system by synthetic air from a high pressure reservoir, are also described. The density in the decaying arc and surrounding gas flow is reconstructed, and the limitations of the technique, which are related to the temporal and spatial resolution, are addressed.
A readout integrated circuit based on DBI-CTIA and cyclic ADC for MEMS-array-based focal plane
NASA Astrophysics Data System (ADS)
Miao, Liu; Dong, Wu; Zheyao, Wang
2016-11-01
A readout integrated circuit (ROIC) for a MEMS (microelectromechanical system)-array-based focal plane (MAFP) intended for imaging applications is presented. The ROIC incorporates current sources for diode detectors, scanners, timing sequence controllers, differential buffered injection-capacitive trans-impedance amplifier (DBI-CTIA) and 10-bit cyclic ADCs, and is integrated with MAFP using 3-D integration technology. A small-signal equivalent model is built to include thermal detectors into circuit simulations. The biasing current is optimized in terms of signal-to-noise ratio and power consumption. Layout design is tailored to fulfill the requirements of 3-D integration and to adapt to the size of MAFP elements, with not all but only the 2 bottom metal layers to complete nearly all the interconnections in DBI-CTIA and ADC in a 40 μm wide column. Experimental chips are designed and fabricated in a 0.35 μm CMOS mixed signal process, and verified in a code density test of which the results indicate a (0.29/-0.31) LSB differential nonlinearity (DNL) and a (0.61/-0.45) LSB integral nonlinearity (INL). Spectrum analysis shows that the effective number of bits (ENOB) is 9.09. The ROIC consumes 248 mW of power at most if not to cut off quiescent current paths when not needed. Project supported by by National Natural Science Foundation of China (No. 61271130), the Beijing Municipal Science and Tech Project (No. D13110100290000), the Tsinghua University Initiative Scientific Research Program (No. 20131089225), and the Shenzhen Science and Technology Development Fund (No. CXZZ20130322170740736).
CMOL: A New Concept for Nanoelectronics
NASA Astrophysics Data System (ADS)
Likharev, Konstantin
2005-03-01
I will review the recent work on devices and architectures for future hybrid semiconductor/molecular integrated circuits, in particular those of ``CMOL'' variety [1]. Such circuits would combine an advanced CMOS subsystem fabricated by the usual lithographic patterning, two layers of parallel metallic nanowires formed, e.g., by nanoimprint, and two-terminal molecular devices self-assembled on the nanowire crosspoints. Estimates show that this powerful combination may allow CMOL circuits to reach an unparalleled density (up to 10^12 functions per cm^2) and ultrahigh rate of information processing (up to 10^20 operations per second on a single chip), at acceptable power dissipation. The main challenges on the way toward practical CMOL technology are: (i) reliable chemically-directed self-assembly of mid-size organic molecules, and (ii) the development of efficient defect-tolerant architectures for CMOL circuits. Our recent work has shown that such architectures may be developed not only for terabit-scale memories and naturally defect-tolerant mixed-signal neuromorphic networks, but (rather unexpectedly) also for FPGA-style digital Boolean circuits. [1] For details, see http://rsfq1.physics.sunysb.edu/˜likharev/nano/Springer04.pdf
Multiplexed, High Density Electrophysiology with Nanofabricated Neural Probes
Du, Jiangang; Blanche, Timothy J.; Harrison, Reid R.; Lester, Henry A.; Masmanidis, Sotiris C.
2011-01-01
Extracellular electrode arrays can reveal the neuronal network correlates of behavior with single-cell, single-spike, and sub-millisecond resolution. However, implantable electrodes are inherently invasive, and efforts to scale up the number and density of recording sites must compromise on device size in order to connect the electrodes. Here, we report on silicon-based neural probes employing nanofabricated, high-density electrical leads. Furthermore, we address the challenge of reading out multichannel data with an application-specific integrated circuit (ASIC) performing signal amplification, band-pass filtering, and multiplexing functions. We demonstrate high spatial resolution extracellular measurements with a fully integrated, low noise 64-channel system weighing just 330 mg. The on-chip multiplexers make possible recordings with substantially fewer external wires than the number of input channels. By combining nanofabricated probes with ASICs we have implemented a system for performing large-scale, high-density electrophysiology in small, freely behaving animals that is both minimally invasive and highly scalable. PMID:22022568
Performance of conversion efficiency of a crystalline silicon solar cell with base doping density
NASA Astrophysics Data System (ADS)
Sahin, Gokhan; Kerimli, Genber; Barro, Fabe Idrissa; Sane, Moustapha; Alma, Mehmet Hakkı
In this study, we investigate theoretically the electrical parameters of a crystalline silicon solar cell in steady state. Based on a one-dimensional modeling of the cell, the short circuit current density, the open circuit voltage, the shunt and series resistances and the conversion efficiency are calculated, taking into account the base doping density. Either the I-V characteristic, series resistance, shunt resistance and conversion efficiency are determined and studied versus base doping density. The effects applied of base doping density on these parameters have been studied. The aim of this work is to show how short circuit current density, open circuit voltage and parasitic resistances are related to the base doping density and to exhibit the role played by those parasitic resistances on the conversion efficiency of the crystalline silicon solar.
Analog Module Architecture for Space-Qualified Field-Programmable Mixed-Signal Arrays
NASA Technical Reports Server (NTRS)
Edwards, R. Timothy; Strohbehn, Kim; Jaskulek, Steven E.; Katz, Richard
1999-01-01
Spacecraft require all manner of both digital and analog circuits. Onboard digital systems are constructed almost exclusively from field-programmable gate array (FPGA) circuits providing numerous advantages over discrete design including high integration density, high reliability, fast turn-around design cycle time, lower mass, volume, and power consumption, and lower parts acquisition and flight qualification costs. Analog and mixed-signal circuits perform tasks ranging from housekeeping to signal conditioning and processing. These circuits are painstakingly designed and built using discrete components due to a lack of options for field-programmability. FPAA (Field-Programmable Analog Array) and FPMA (Field-Programmable Mixed-signal Array) parts exist but not in radiation-tolerant technology and not necessarily in an architecture optimal for the design of analog circuits for spaceflight applications. This paper outlines an architecture proposed for an FPAA fabricated in an existing commercial digital CMOS process used to make radiation-tolerant antifuse-based FPGA devices. The primary concerns are the impact of the technology and the overall array architecture on the flexibility of programming, the bandwidth available for high-speed analog circuits, and the accuracy of the components for high-performance applications.
Moore's law and the impact on trusted and radiation-hardened microelectronics.
DOE Office of Scientific and Technical Information (OSTI.GOV)
Ma, Kwok Kee
2011-12-01
In 1965 Gordon Moore wrote an article claiming that integrated circuit density would scale exponentially. His prediction has remained valid for more than four decades. Integrated circuits have changed all aspects of everyday life. They are also the 'heart and soul' of modern systems for defense, national infrastructure, and intelligence applications. The United States government needs an assured and trusted microelectronics supply for military systems. However, migration of microelectronics design and manufacturing from the United States to other countries in recent years has placed the supply of trusted microelectronics in jeopardy. Prevailing wisdom dictates that it is necessary to usemore » microelectronics fabricated in a state-of-the-art technology for highest performance and military system superiority. Close examination of silicon microelectronics technology evolution and Moore's Law reveals that this prevailing wisdom is not necessarily true. This presents the US government the possibility of a totally new approach to acquire trusted microelectronics.« less
Adult-born neurons modify excitatory synaptic transmission to existing neurons
Adlaf, Elena W; Vaden, Ryan J; Niver, Anastasia J; Manuel, Allison F; Onyilo, Vincent C; Araujo, Matheus T; Dieni, Cristina V; Vo, Hai T; King, Gwendalyn D; Wadiche, Jacques I; Overstreet-Wadiche, Linda
2017-01-01
Adult-born neurons are continually produced in the dentate gyrus but it is unclear whether synaptic integration of new neurons affects the pre-existing circuit. Here we investigated how manipulating neurogenesis in adult mice alters excitatory synaptic transmission to mature dentate neurons. Enhancing neurogenesis by conditional deletion of the pro-apoptotic gene Bax in stem cells reduced excitatory postsynaptic currents (EPSCs) and spine density in mature neurons, whereas genetic ablation of neurogenesis increased EPSCs in mature neurons. Unexpectedly, we found that Bax deletion in developing and mature dentate neurons increased EPSCs and prevented neurogenesis-induced synaptic suppression. Together these results show that neurogenesis modifies synaptic transmission to mature neurons in a manner consistent with a redistribution of pre-existing synapses to newly integrating neurons and that a non-apoptotic function of the Bax signaling pathway contributes to ongoing synaptic refinement within the dentate circuit. DOI: http://dx.doi.org/10.7554/eLife.19886.001 PMID:28135190
Comparison of immersed liquid and air cooling of NASA's Airborne Information Management System
NASA Technical Reports Server (NTRS)
Hoadley, A. W.; Porter, A. J.
1992-01-01
The Airborne Information Management System (AIMS) is currently under development at NASA Dryden Flight Research Facility. The AIMS is designed as a modular system utilizing surface mounted integrated circuits in a high-density configuration. To maintain the temperature of the integrated circuits within manufacturer's specifications, the modules are to be filled with Fluorinert FC-72. Unlike ground based liquid cooled computers, the extreme range of the ambient pressures experienced by the AIMS requires the FC-72 be contained in a closed system. This forces the latent heat absorbed during the boiling to be released during the condensation that must take within the closed module system. Natural convection and/or pumping carries the heat to the outer surface of the AIMS module where the heat transfers to the ambient air. This paper will present an evaluation of the relative effectiveness of immersed liquid cooling and air cooling of the Airborne Information Management System.
Comparison of immersed liquid and air cooling of NASA's Airborne Information Management System
NASA Astrophysics Data System (ADS)
Hoadley, A. W.; Porter, A. J.
1992-07-01
The Airborne Information Management System (AIMS) is currently under development at NASA Dryden Flight Research Facility. The AIMS is designed as a modular system utilizing surface mounted integrated circuits in a high-density configuration. To maintain the temperature of the integrated circuits within manufacturer's specifications, the modules are to be filled with Fluorinert FC-72. Unlike ground based liquid cooled computers, the extreme range of the ambient pressures experienced by the AIMS requires the FC-72 be contained in a closed system. This forces the latent heat absorbed during the boiling to be released during the condensation that must take within the closed module system. Natural convection and/or pumping carries the heat to the outer surface of the AIMS module where the heat transfers to the ambient air. This paper will present an evaluation of the relative effectiveness of immersed liquid cooling and air cooling of the Airborne Information Management System.
Ogi, Jun; Kato, Yuri; Matoba, Yoshihisa; Yamane, Chigusa; Nagahata, Kazunori; Nakashima, Yusaku; Kishimoto, Takuya; Hashimoto, Shigeki; Maari, Koichi; Oike, Yusuke; Ezaki, Takayuki
2017-12-19
A 24-μm-pitch microelectrode array (MEA) with 6912 readout channels at 12 kHz and 23.2-μV rms random noise is presented. The aim is to reduce noise in a "highly scalable" MEA with a complementary metal-oxide-semiconductor integration circuit (CMOS-MEA), in which a large number of readout channels and a high electrode density can be expected. Despite the small dimension and the simplicity of the in-pixel circuit for the high electrode-density and the relatively large number of readout channels of the prototype CMOS-MEA chip developed in this work, the noise within the chip is successfully reduced to less than half that reported in a previous work, for a device with similar in-pixel circuit simplicity and a large number of readout channels. Further, the action potential was clearly observed on cardiomyocytes using the CMOS-MEA. These results indicate the high-scalability of the CMOS-MEA. The highly scalable CMOS-MEA provides high-spatial-resolution mapping of cell action potentials, and the mapping can aid understanding of complex activities in cells, including neuron network activities.
NASA Technical Reports Server (NTRS)
1975-01-01
Technological information is presented electronic circuits and systems which have potential utility outside the aerospace community. Topics discussed include circuit components such as filters, converters, and integrators, circuits designed for use with specific equipment or systems, and circuits designed primarily for use with optical equipment or displays.
Surface inspection: Research and development
NASA Technical Reports Server (NTRS)
Batchelder, J. S.
1987-01-01
Surface inspection techniques are used for process learning, quality verification, and postmortem analysis in manufacturing for a spectrum of disciplines. First, trends in surface analysis are summarized for integrated circuits, high density interconnection boards, and magnetic disks, emphasizing on-line applications as opposed to off-line or development techniques. Then, a closer look is taken at microcontamination detection from both a patterned defect and a particulate inspection point of view.
Automatic visual inspection system for microelectronics
NASA Technical Reports Server (NTRS)
Micka, E. Z. (Inventor)
1975-01-01
A system for automatically inspecting an integrated circuit was developed. A device for shining a scanning narrow light beam at an integrated circuit to be inspected and another light beam at an accepted integrated circuit was included. A pair of photodetectors that receive light reflected from these integrated circuits, and a comparing system compares the outputs of the photodetectors.
DOE Office of Scientific and Technical Information (OSTI.GOV)
Wojciechowski, Kenneth; Olsson, Roy; Clews, Peggy J.
Thermally isolated devices may be formed by performing a series of etches on a silicon-based substrate. As a result of the series of etches, silicon material may be removed from underneath a region of an integrated circuit (IC). The removal of the silicon material from underneath the IC forms a gap between remaining substrate and the integrated circuit, though the integrated circuit remains connected to the substrate via a support bar arrangement that suspends the integrated circuit over the substrate. The creation of this gap functions to release the device from the substrate and create a thermally-isolated integrated circuit.
Design structure for in-system redundant array repair in integrated circuits
Bright, Arthur A.; Crumley, Paul G.; Dombrowa, Marc; Douskey, Steven M.; Haring, Rudolf A.; Oakland, Steven F.; Quellette, Michael R.; Strissel, Scott A.
2008-11-25
A design structure for repairing an integrated circuit during operation of the integrated circuit. The integrated circuit comprising of a multitude of memory arrays and a fuse box holding control data for controlling redundancy logic of the arrays. The design structure provides the integrated circuit with a control data selector for passing the control data from the fuse box to the memory arrays; providing a source of alternate control data, external of the integrated circuit; and connecting the source of alternate control data to the control data selector. The design structure further passes the alternate control data from the source thereof, through the control data selector and to the memory arrays to control the redundancy logic of the memory arrays.
Laser Integration on Silicon Photonic Circuits Through Transfer Printing
2017-03-10
AFRL-AFOSR-UK-TR-2017-0019 Laser integration on silicon photonic circuits through transfer printing Gunther Roelkens UNIVERSITEIT GENT VZW Final...TYPE Final 3. DATES COVERED (From - To) 15 Sep 2015 to 14 Sep 2016 4. TITLE AND SUBTITLE Laser integration on silicon photonic circuits through...parallel integration of III-V lasers on silicon photonic integrated circuits. The report discusses the technological process that has been developed as
Graphene radio frequency receiver integrated circuit.
Han, Shu-Jen; Garcia, Alberto Valdes; Oida, Satoshi; Jenkins, Keith A; Haensch, Wilfried
2014-01-01
Graphene has attracted much interest as a future channel material in radio frequency electronics because of its superior electrical properties. Fabrication of a graphene integrated circuit without significantly degrading transistor performance has proven to be challenging, posing one of the major bottlenecks to compete with existing technologies. Here we present a fabrication method fully preserving graphene transistor quality, demonstrated with the implementation of a high-performance three-stage graphene integrated circuit. The circuit operates as a radio frequency receiver performing signal amplification, filtering and downconversion mixing. All circuit components are integrated into 0.6 mm(2) area and fabricated on 200 mm silicon wafers, showing the unprecedented graphene circuit complexity and silicon complementary metal-oxide-semiconductor process compatibility. The demonstrated circuit performance allow us to use graphene integrated circuit to perform practical wireless communication functions, receiving and restoring digital text transmitted on a 4.3-GHz carrier signal.
Graphene radio frequency receiver integrated circuit
NASA Astrophysics Data System (ADS)
Han, Shu-Jen; Garcia, Alberto Valdes; Oida, Satoshi; Jenkins, Keith A.; Haensch, Wilfried
2014-01-01
Graphene has attracted much interest as a future channel material in radio frequency electronics because of its superior electrical properties. Fabrication of a graphene integrated circuit without significantly degrading transistor performance has proven to be challenging, posing one of the major bottlenecks to compete with existing technologies. Here we present a fabrication method fully preserving graphene transistor quality, demonstrated with the implementation of a high-performance three-stage graphene integrated circuit. The circuit operates as a radio frequency receiver performing signal amplification, filtering and downconversion mixing. All circuit components are integrated into 0.6 mm2 area and fabricated on 200 mm silicon wafers, showing the unprecedented graphene circuit complexity and silicon complementary metal-oxide-semiconductor process compatibility. The demonstrated circuit performance allow us to use graphene integrated circuit to perform practical wireless communication functions, receiving and restoring digital text transmitted on a 4.3-GHz carrier signal.
Xu, J; Bhattacharya, P; Váró, G
2004-03-15
The light-sensitive protein, bacteriorhodopsin (BR), is monolithically integrated with an InP-based amplifier circuit to realize a novel opto-electronic integrated circuit (OEIC) which performs as a high-speed photoreceiver. The circuit is realized by epitaxial growth of the field-effect transistors, currently used semiconductor device and circuit fabrication techniques, and selective area BR electro-deposition. The integrated photoreceiver has a responsivity of 175 V/W and linear photoresponse, with a dynamic range of 16 dB, with 594 nm photoexcitation. The dynamics of the photochemical cycle of BR has also been modeled and a proposed equivalent circuit simulates the measured BR photoresponse with good agreement.
Microchannel cooling of face down bonded chips
Bernhardt, Anthony F.
1993-01-01
Microchannel cooling is applied to flip-chip bonded integrated circuits, in a manner which maintains the advantages of flip-chip bonds, while overcoming the difficulties encountered in cooling the chips. The technique is suited to either multichip integrated circuit boards in a plane, or to stacks of circuit boards in a three dimensional interconnect structure. Integrated circuit chips are mounted on a circuit board using flip-chip or control collapse bonds. A microchannel structure is essentially permanently coupled with the back of the chip. A coolant delivery manifold delivers coolant to the microchannel structure, and a seal consisting of a compressible elastomer is provided between the coolant delivery manifold and the microchannel structure. The integrated circuit chip and microchannel structure are connected together to form a replaceable integrated circuit module which can be easily decoupled from the coolant delivery manifold and the circuit board. The coolant supply manifolds may be disposed between the circuit boards in a stack and coupled to supplies of coolant through a side of the stack.
Microchannel cooling of face down bonded chips
Bernhardt, A.F.
1993-06-08
Microchannel cooling is applied to flip-chip bonded integrated circuits, in a manner which maintains the advantages of flip-chip bonds, while overcoming the difficulties encountered in cooling the chips. The technique is suited to either multi chip integrated circuit boards in a plane, or to stacks of circuit boards in a three dimensional interconnect structure. Integrated circuit chips are mounted on a circuit board using flip-chip or control collapse bonds. A microchannel structure is essentially permanently coupled with the back of the chip. A coolant delivery manifold delivers coolant to the microchannel structure, and a seal consisting of a compressible elastomer is provided between the coolant delivery manifold and the microchannel structure. The integrated circuit chip and microchannel structure are connected together to form a replaceable integrated circuit module which can be easily decoupled from the coolant delivery manifold and the circuit board. The coolant supply manifolds may be disposed between the circuit boards in a stack and coupled to supplies of coolant through a side of the stack.
Discontinuous Mode Power Supply
NASA Technical Reports Server (NTRS)
Lagadinos, John; Poulos, Ethel
2012-01-01
A document discusses the changes made to a standard push-pull inverter circuit to avoid saturation effects in the main inverter power supply. Typically, in a standard push-pull arrangement, the unsymmetrical primary excitation causes variations in the volt second integral of each half of the excitation cycle that could lead to the establishment of DC flux density in the magnetic core, which could eventually cause saturation of the main inverter transformer. The relocation of the filter reactor normally placed across the output of the power supply solves this problem. The filter reactor was placed in series with the primary circuit of the main inverter transformer, and is presented as impedance against the sudden changes on the input current. The reactor averaged the input current in the primary circuit, avoiding saturation of the main inverter transformer. Since the implementation of the described change, the above problem has not reoccurred, and failures in the main power transistors have been avoided.
Interconnect-free parallel logic circuits in a single mechanical resonator
Mahboob, I.; Flurin, E.; Nishiguchi, K.; Fujiwara, A.; Yamaguchi, H.
2011-01-01
In conventional computers, wiring between transistors is required to enable the execution of Boolean logic functions. This has resulted in processors in which billions of transistors are physically interconnected, which limits integration densities, gives rise to huge power consumption and restricts processing speeds. A method to eliminate wiring amongst transistors by condensing Boolean logic into a single active element is thus highly desirable. Here, we demonstrate a novel logic architecture using only a single electromechanical parametric resonator into which multiple channels of binary information are encoded as mechanical oscillations at different frequencies. The parametric resonator can mix these channels, resulting in new mechanical oscillation states that enable the construction of AND, OR and XOR logic gates as well as multibit logic circuits. Moreover, the mechanical logic gates and circuits can be executed simultaneously, giving rise to the prospect of a parallel logic processor in just a single mechanical resonator. PMID:21326230
Interconnect-free parallel logic circuits in a single mechanical resonator.
Mahboob, I; Flurin, E; Nishiguchi, K; Fujiwara, A; Yamaguchi, H
2011-02-15
In conventional computers, wiring between transistors is required to enable the execution of Boolean logic functions. This has resulted in processors in which billions of transistors are physically interconnected, which limits integration densities, gives rise to huge power consumption and restricts processing speeds. A method to eliminate wiring amongst transistors by condensing Boolean logic into a single active element is thus highly desirable. Here, we demonstrate a novel logic architecture using only a single electromechanical parametric resonator into which multiple channels of binary information are encoded as mechanical oscillations at different frequencies. The parametric resonator can mix these channels, resulting in new mechanical oscillation states that enable the construction of AND, OR and XOR logic gates as well as multibit logic circuits. Moreover, the mechanical logic gates and circuits can be executed simultaneously, giving rise to the prospect of a parallel logic processor in just a single mechanical resonator.
Experimental study of an adaptive elastic metamaterial controlled by electric circuits
NASA Astrophysics Data System (ADS)
Zhu, R.; Chen, Y. Y.; Barnhart, M. V.; Hu, G. K.; Sun, C. T.; Huang, G. L.
2016-01-01
The ability to control elastic wave propagation at a deep subwavelength scale makes locally resonant elastic metamaterials very relevant. A number of abilities have been demonstrated such as frequency filtering, wave guiding, and negative refraction. Unfortunately, few metamaterials develop into practical devices due to their lack of tunability for specific frequencies. With the help of multi-physics numerical modeling, experimental validation of an adaptive elastic metamaterial integrated with shunted piezoelectric patches has been performed in a deep subwavelength scale. The tunable bandgap capacity, as high as 45%, is physically realized by using both hardening and softening shunted circuits. It is also demonstrated that the effective mass density of the metamaterial can be fully tailored by adjusting parameters of the shunted electric circuits. Finally, to illustrate a practical application, transient wave propagation tests of the adaptive metamaterial subjected to impact loads are conducted to validate their tunable wave mitigation abilities in real-time.
Kwon, Jimin; Takeda, Yasunori; Fukuda, Kenjiro; Cho, Kilwon; Tokito, Shizuo; Jung, Sungjune
2016-11-22
In this paper, we demonstrate three-dimensional (3D) integrated circuits (ICs) based on a 3D complementary organic field-effect transistor (3D-COFET). The transistor-on-transistor structure was achieved by vertically stacking a p-type OFET over an n-type OFET with a shared gate joining the two transistors, effectively halving the footprint of printed transistors. All the functional layers including organic semiconductors, source/drain/gate electrodes, and interconnection paths were fully inkjet-printed except a parylene dielectric which was deposited by chemical vapor deposition. An array of printed 3D-COFETs and their inverter logic gates comprising over 100 transistors showed 100% yield, and the uniformity and long-term stability of the device were also investigated. A full-adder circuit, the most basic computing unit, has been successfully demonstrated using nine NAND gates based on the 3D structure. The present study fulfills the essential requirements for the fabrication of organic printed complex ICs (increased transistor density, 100% yield, high uniformity, and long-term stability), and the findings can be applied to realize more complex digital/analogue ICs and intelligent devices.
Topological Properties of Some Integrated Circuits for Very Large Scale Integration Chip Designs
NASA Astrophysics Data System (ADS)
Swanson, S.; Lanzerotti, M.; Vernizzi, G.; Kujawski, J.; Weatherwax, A.
2015-03-01
This talk presents topological properties of integrated circuits for Very Large Scale Integration chip designs. These circuits can be implemented in very large scale integrated circuits, such as those in high performance microprocessors. Prior work considered basic combinational logic functions and produced a mathematical framework based on algebraic topology for integrated circuits composed of logic gates. Prior work also produced an historically-equivalent interpretation of Mr. E. F. Rent's work for today's complex circuitry in modern high performance microprocessors, where a heuristic linear relationship was observed between the number of connections and number of logic gates. This talk will examine topological properties and connectivity of more complex functionally-equivalent integrated circuits. The views expressed in this article are those of the author and do not reflect the official policy or position of the United States Air Force, Department of Defense or the U.S. Government.
Producibility of Vertically Integrated Photodiode (VIP)tm scanning focal plane arrays
NASA Astrophysics Data System (ADS)
Turner, Arthur M.; Teherani, Towfik; Ehmke, John C.; Pettitt, Cindy; Conlon, Peggy; Beck, Jeffrey D.; McCormack, Kent; Colombo, Luigi; Lahutsky, Tom; Murphy, Terry; Williams, Robert L.
1994-07-01
Vertically integrated photodiode, VIPTM, technology is now being used to produce second generation infrared focal plane arrays with high yields and performance. The VIPTM process employs planar, ion implanted, n on p diodes in HgCdTe which is epoxy hybridized directly to the read out integrated circuits on 100 mm Si wafers. The process parameters that are critical for high performance and yield include: HgCdTe dislocation density and thickness, backside passivation, frontside passivation, and junction formation. Producibility of infrared focal plane arrays (IRFPAs) is also significantly enhanced by read out integrated circuits (ROICs) which have the ability to deselect defective pixels. Cold probe screening before lab dewar assembly reduces costs and improves cycle times. The 240 X 1 and 240 X 2 scanning array formats are used to demonstrate the effect of process optimization, deselect, and cold probe screening on yield and cycle time. The versatility of the VIPTM technology and its extension to large area arrays is demonstrated using 240/288 X 4 and 480 X 5 TDI formats. Finally, the high performance of VIPTM IRFPAs is demonstrated by comparing data from a 480 X 5 to the SADA-II specification.
Coupling control based on Adiabatic elimination for densely integrated nano-photonics
NASA Astrophysics Data System (ADS)
Mrejen, Michael; Suchowski, Haim; Hatakeyama, Taiki; Wu, Chihhui; Feng, Liang; O'Brien, Kevin; Wang, Yuan; Zhang, Xiang
2015-03-01
The ever growing need for energy-efficient and fast communications is driving the development of highly integrated photonic circuits where controlling light at the nanoscale becomes the most critical aspect of information transfer. Here we develop a unique scheme of adiabatic elimination (AE) modulation to actively control the coupling among waveguides for densely integrated photonics. Analogous to atomic systems, AE is achieved by applying a decomposition on a three waveguide coupler, where the two outer waveguides serve as an effective two-mode system with an effective coupling of Veff = [(V*13 + V*23V*12/Δβ12) (V13-V23V12/Δβ23) ]1/2,and the middle waveguide is the equivalent to the intermediate level `dark state'. We experimentally demonstrate the first all optical AE modulation and its ability to control the coupling between the two waveguides by manipulating the mode index of the decoupled middle one. In addition, we show that the strong modes interactions allowed at the nano-scale offer a unique configuration of zero-coupling between all the waveguides, a phenomena that paves the way for ultra-high density photonic integrated circuits where small footprint is of crucial importance.
NASA Technical Reports Server (NTRS)
Taylor, B.
1990-01-01
The design of Integrated Circuits has evolved past the black art practiced by a few semiconductor companies to a world wide community of users. This was basically accomplished by the development of computer aided design tools which were made available to this community. As the tools matured into different components of the design task they were accepted into the community at large. However, the next step in this evolution is being ignored by the large tool vendors hindering the continuation of this process. With system level definition and simulation through the logic specification well understood, why is the physical generation so blatantly ignored. This portion of the development is still treated as an isolated task with information being passed from the designer to the layout function. Some form of result given back but it severely lacks full definition of what has transpired. The level of integration in I.C.'s for tomorrow, whether through new processes or applications will require higher speeds, increased transistor density, and non-digital performance which can only be achieved through attention to the physical implementation.
NASA Astrophysics Data System (ADS)
Tobias, B.; Domier, C. W.; Luhmann, N. C.; Luo, C.; Mamidanna, M.; Phan, T.; Pham, A.-V.; Wang, Y.
2016-11-01
The critical component enabling electron cyclotron emission imaging (ECEI) and microwave imaging reflectometry (MIR) to resolve 2D and 3D electron temperature and density perturbations is the heterodyne imaging array that collects and downconverts radiated emission and/or reflected signals (50-150 GHz) to an intermediate frequency (IF) band (e.g. 0.1-18 GHz) that can be transmitted by a shielded coaxial cable for further filtering and detection. New circuitry has been developed for this task, integrating gallium arsenide (GaAs) monolithic microwave integrated circuits (MMICs) mounted on a liquid crystal polymer (LCP) substrate. The improved topology significantly increases electromagnetic shielding from out-of-band interference, leads to 10× improvement in the signal-to-noise ratio, and dramatic cost savings through integration. The current design, optimized for reflectometry and edge radiometry on mid-sized tokamaks, has demonstrated >20 dB conversion gain in upper V-band (60-75 GHz). Implementation of the circuit in a multi-channel electron cyclotron emission imaging (ECEI) array will improve the diagnosis of edge-localized modes and fluctuations of the high-confinement, or H-mode, pedestal.
An integrated semiconductor device enabling non-optical genome sequencing.
Rothberg, Jonathan M; Hinz, Wolfgang; Rearick, Todd M; Schultz, Jonathan; Mileski, William; Davey, Mel; Leamon, John H; Johnson, Kim; Milgrew, Mark J; Edwards, Matthew; Hoon, Jeremy; Simons, Jan F; Marran, David; Myers, Jason W; Davidson, John F; Branting, Annika; Nobile, John R; Puc, Bernard P; Light, David; Clark, Travis A; Huber, Martin; Branciforte, Jeffrey T; Stoner, Isaac B; Cawley, Simon E; Lyons, Michael; Fu, Yutao; Homer, Nils; Sedova, Marina; Miao, Xin; Reed, Brian; Sabina, Jeffrey; Feierstein, Erika; Schorn, Michelle; Alanjary, Mohammad; Dimalanta, Eileen; Dressman, Devin; Kasinskas, Rachel; Sokolsky, Tanya; Fidanza, Jacqueline A; Namsaraev, Eugeni; McKernan, Kevin J; Williams, Alan; Roth, G Thomas; Bustillo, James
2011-07-20
The seminal importance of DNA sequencing to the life sciences, biotechnology and medicine has driven the search for more scalable and lower-cost solutions. Here we describe a DNA sequencing technology in which scalable, low-cost semiconductor manufacturing techniques are used to make an integrated circuit able to directly perform non-optical DNA sequencing of genomes. Sequence data are obtained by directly sensing the ions produced by template-directed DNA polymerase synthesis using all-natural nucleotides on this massively parallel semiconductor-sensing device or ion chip. The ion chip contains ion-sensitive, field-effect transistor-based sensors in perfect register with 1.2 million wells, which provide confinement and allow parallel, simultaneous detection of independent sequencing reactions. Use of the most widely used technology for constructing integrated circuits, the complementary metal-oxide semiconductor (CMOS) process, allows for low-cost, large-scale production and scaling of the device to higher densities and larger array sizes. We show the performance of the system by sequencing three bacterial genomes, its robustness and scalability by producing ion chips with up to 10 times as many sensors and sequencing a human genome.
Tobias, B; Domier, C W; Luhmann, N C; Luo, C; Mamidanna, M; Phan, T; Pham, A-V; Wang, Y
2016-11-01
The critical component enabling electron cyclotron emission imaging (ECEI) and microwave imaging reflectometry (MIR) to resolve 2D and 3D electron temperature and density perturbations is the heterodyne imaging array that collects and downconverts radiated emission and/or reflected signals (50-150 GHz) to an intermediate frequency (IF) band (e.g. 0.1-18 GHz) that can be transmitted by a shielded coaxial cable for further filtering and detection. New circuitry has been developed for this task, integrating gallium arsenide (GaAs) monolithic microwave integrated circuits (MMICs) mounted on a liquid crystal polymer (LCP) substrate. The improved topology significantly increases electromagnetic shielding from out-of-band interference, leads to 10× improvement in the signal-to-noise ratio, and dramatic cost savings through integration. The current design, optimized for reflectometry and edge radiometry on mid-sized tokamaks, has demonstrated >20 dB conversion gain in upper V-band (60-75 GHz). Implementation of the circuit in a multi-channel electron cyclotron emission imaging (ECEI) array will improve the diagnosis of edge-localized modes and fluctuations of the high-confinement, or H-mode, pedestal.
Very Large Scale Integrated Circuits for Military Systems.
1981-01-01
ABBREVIATIONS A/D Analog-to-digital C AGC Automatic Gain Control A A/J Anti-jam ASP Advanced Signal Processor AU Arithmetic Units C.AD Computer-Aided...ESM) equipments (Ref. 23); in lieu of an adequate automatic proces- sing capability, the function is now performed manually (Ref. 24), which involves...a human operator, displays, etc., and a sacrifice in performance (acquisition speed, saturation signal density). Various automatic processing
Nanoconstriction spin-Hall oscillator with perpendicular magnetic anisotropy
NASA Astrophysics Data System (ADS)
Divinskiy, B.; Demidov, V. E.; Kozhanov, A.; Rinkevich, A. B.; Demokritov, S. O.; Urazhdin, S.
2017-07-01
We experimentally study spin-Hall nano-oscillators based on [Co/Ni] multilayers with perpendicular magnetic anisotropy. We show that these devices exhibit single-frequency auto-oscillations at current densities comparable to those for in-plane magnetized oscillators. The demonstrated oscillators exhibit large magnetization precession amplitudes, and their oscillation frequency is highly tunable by the electric current. These features make them promising for applications in high-speed integrated microwave circuits.
Phase comparator apparatus and method
Coffield, F.E.
1985-02-01
This invention finds especially useful application for interferometer measurements made in plasma fusion devices (e.g., for measuring the line integral of electron density in the plasma). Such interferometers typically use very high intermediate frequencies (e.g., on the order of 10 to 70 MHz) and therefore the phase comparison circuitry should be a high speed circuit with a linear transfer characteristic so as to accurately differentiate between small fractions of interference fringes.
Okandan, Murat; Nielson, Gregory N
2014-12-09
Accessing a workpiece object in semiconductor processing is disclosed. The workpiece object includes a mechanical support substrate, a release layer over the mechanical support substrate, and an integrated circuit substrate coupled over the release layer. The integrated circuit substrate includes a device layer having semiconductor devices. The method also includes etching through-substrate via (TSV) openings through the integrated circuit substrate that have buried ends at or within the release layer including using the release layer as an etch stop. TSVs are formed by introducing one or more conductive materials into the TSV openings. A die singulation trench is etched at least substantially through the integrated circuit substrate around a perimeter of an integrated circuit die. The integrated circuit die is at least substantially released from the mechanical support substrate.
NASA Astrophysics Data System (ADS)
Kar-Roy, Arjun; Racanelli, Marco; Howard, David; Miyagi, Glenn; Bowler, Mark; Jordan, Scott; Zhang, Tao; Krieger, William
2010-04-01
Today's modular, mixed-signal CMOS process platforms are excellent choices for manufacturing of highly integrated, large-format read out integrated circuits (ROICs). Platform features, that can be used for both cooled and un-cooled ROIC applications, can include (1) quality passives such as 4fFμm2 stacked MIM capacitors for linearity and higher density capacitance per pixel, 1kOhm high-value poly-silicon resistors, 2.8μm thick metals for efficient power distribution and reduced I-R drop; (2) analog active devices such as low noise single gate 3.3V, and 1.8V/3.3V or 1.8V/5V dual gate configurations, 40V LDMOS FETs, and NPN and PNP devices, deep n-well for substrate isolation for analog blocks and digital logic; (3) tools to assist the circuit designer such as models for cryogenic temperatures, CAD assistance for metal density uniformity determination, statistical, X-sigma and PCM-based models for corner validation and to simulate design sensitivity, and (4) sub-field stitching for large die. The TowerJazz platform of technology for 0.50μm, 0.25μm and 0.18μm CMOS nodes, with features as described above, is described in detail in this paper.
Electro-optical Probing Of Terahertz Integrated Circuits
NASA Technical Reports Server (NTRS)
Bhasin, K. B.; Romanofsky, R.; Whitaker, J. F.; Valdmanis, J. A.; Mourou, G.; Jackson, T. A.
1990-01-01
Electro-optical probe developed to perform noncontact, nondestructive, and relatively noninvasive measurements of electric fields over broad spectrum at millimeter and shorter wavelengths in integrated circuits. Manipulated with conventional intregrated-circuit-wafer-probing equipment and operated without any special preparation of integrated circuits. Tip of probe small electro-optical crystal serving as proximity electric-field sensor.
Monolithic Microwave Integrated Circuits Based on GaAs Mesfet Technology
NASA Astrophysics Data System (ADS)
Bahl, Inder J.
Advanced military microwave systems are demanding increased integration, reliability, radiation hardness, compact size and lower cost when produced in large volume, whereas the microwave commercial market, including wireless communications, mandates low cost circuits. Monolithic Microwave Integrated Circuit (MMIC) technology provides an economically viable approach to meeting these needs. In this paper the design considerations for several types of MMICs and their performance status are presented. Multifunction integrated circuits that advance the MMIC technology are described, including integrated microwave/digital functions and a highly integrated transceiver at C-band.
Speckle measurements of density and temperature profiles in a model gas circuit breaker
NASA Astrophysics Data System (ADS)
Stoller, P. C.; Panousis, E.; Carstensen, J.; Doiron, C. B.; Färber, R.
2015-01-01
Speckle imaging was used to measure the density and temperature distribution in the arc zone of a model high voltage circuit breaker during the high current phase and under conditions simulating those present during current-zero crossings (current-zero-like arc); the arc was stabilized by a transonic, axial flow of synthetic air. A single probe beam was used; thus, accurate reconstruction was only possible for axially symmetric gas flows and arc channels. The displacement of speckles with respect to a reference image was converted to a line-of-sight integrated deflection angle, which was in turn converted into an axially symmetric refractive index distribution using a multistep process that made use of the inverse Radon transform. The Gladstone-Dale relation, which gives the index of refraction as a function of density, was extended to high temperatures by taking into account dissociation and ionization processes. The temperature and density were determined uniquely by assuming that the pressure distribution in the case of cold gas flow (in the absence of an arc) is not modified significantly by the arc. The electric conductivity distribution was calculated from the temperature profile and compared to measurements of the arc voltage and to previous results published in the literature for similar experimental conditions.
Wide-band polarization controller for Si photonic integrated circuits.
Velha, P; Sorianello, V; Preite, M V; De Angelis, G; Cassese, T; Bianchi, A; Testa, F; Romagnoli, M
2016-12-15
A circuit for the management of any arbitrary polarization state of light is demonstrated on an integrated silicon (Si) photonics platform. This circuit allows us to adapt any polarization into the standard fundamental TE mode of a Si waveguide and, conversely, to control the polarization and set it to any arbitrary polarization state. In addition, the integrated thermal tuning allows kilohertz speed which can be used to perform a polarization scrambler. The circuit was used in a WDM link and successfully used to adapt four channels into a standard Si photonic integrated circuit.
General technique for the integration of MIC/MMIC'S with waveguides
NASA Technical Reports Server (NTRS)
Geller, Bernard D. (Inventor); Zaghloul, Amir I. (Inventor)
1987-01-01
A technique for packaging and integrating of a microwave integrated circuit (MIC) or monolithic microwave integrated circuit (MMIC) with a waveguide uses a printed conductive circuit pattern on a dielectric substrate to transform impedance and mode of propagation between the MIC/MMIC and the waveguide. The virtually coplanar circuit pattern lies on an equipotential surface within the waveguide and therefore makes possible single or dual polarized mode structures.
Large Scale Integrated Circuits for Military Applications.
1977-05-01
economic incentive for riarrowing this gap is examined, y (U)^wo"categories of cost are analyzed: the direct life cycle cost of the integrated circuit...dependence of these costs on the physical charac- teristics of the integrated circuits is discussed. (U) The economic and physical characteristics of... economic incentive for narrowing this gap is examined. Two categories of cost are analyzed: the direct life cycle cost of the integrated circuit
A monolithic integrated micro direct methanol fuel cell based on sulfo functionalized porous silicon
NASA Astrophysics Data System (ADS)
Wang, M.; Lu, Y. X.; Liu, L. T.; Wang, X. H.
2016-11-01
In this paper, we demonstrate a monolithic integrated micro direct methanol fuel cell (μDMFC) for the first time. The monolithic integrated μDMFC combines proton exchange membrane (PEM) and Pt nanocatalysts, in which PEM is achieved by the functionalized porous silicon membrane and 3D Pt nanoflowers being synthesized in situ on it as catalysts. Sulfo groups functionalized porous silicon membrane serves as a PEM and a catalyst support simultaneously. The μDMFC prototype achieves an open circuit voltage of 0.3 V, a maximum power density of 5.5 mW/cm2. The monolithic integrated μDMFC offers several desirable features such as compatibility with micro fabrication techniques, an undeformable solid PEM and the convenience of assembly.
Perspective: The future of quantum dot photonic integrated circuits
NASA Astrophysics Data System (ADS)
Norman, Justin C.; Jung, Daehwan; Wan, Yating; Bowers, John E.
2018-03-01
Direct epitaxial integration of III-V materials on Si offers substantial manufacturing cost and scalability advantages over heterogeneous integration. The challenge is that epitaxial growth introduces high densities of crystalline defects that limit device performance and lifetime. Quantum dot lasers, amplifiers, modulators, and photodetectors epitaxially grown on Si are showing promise for achieving low-cost, scalable integration with silicon photonics. The unique electrical confinement properties of quantum dots provide reduced sensitivity to the crystalline defects that result from III-V/Si growth, while their unique gain dynamics show promise for improved performance and new functionalities relative to their quantum well counterparts in many devices. Clear advantages for using quantum dot active layers for lasers and amplifiers on and off Si have already been demonstrated, and results for quantum dot based photodetectors and modulators look promising. Laser performance on Si is improving rapidly with continuous-wave threshold currents below 1 mA, injection efficiencies of 87%, and output powers of 175 mW at 20 °C. 1500-h reliability tests at 35 °C showed an extrapolated mean-time-to-failure of more than ten million hours. This represents a significant stride toward efficient, scalable, and reliable III-V lasers on on-axis Si substrates for photonic integrate circuits that are fully compatible with complementary metal-oxide-semiconductor (CMOS) foundries.
Integrated circuits, and design and manufacture thereof
Auracher, Stefan; Pribbernow, Claus; Hils, Andreas
2006-04-18
A representation of a macro for an integrated circuit layout. The representation may define sub-circuit cells of a module. The module may have a predefined functionality. The sub-circuit cells may include at least one reusable circuit cell. The reusable circuit cell may be configured such that when the predefined functionality of the module is not used, the reusable circuit cell is available for re-use.
The Need for Optical Means as an Alternative for Electronic Computing
NASA Technical Reports Server (NTRS)
Adbeldayem, Hossin; Frazier, Donald; Witherow, William; Paley, Steve; Penn, Benjamin; Bank, Curtis; Whitaker, Ann F. (Technical Monitor)
2001-01-01
An increasing demand for faster computers is rapidly growing to encounter the fast growing rate of Internet, space communication, and robotic industry. Unfortunately, the Very Large Scale Integration technology is approaching its fundamental limits beyond which the device will be unreliable. Optical interconnections and optical integrated circuits are strongly believed to provide the way out of the extreme limitations imposed on the growth of speed and complexity of nowadays computations by conventional electronics. This paper demonstrates two ultra-fast, all-optical logic gates and a high-density storage medium, which are essential components in building the future optical computer.
Reusable vibration resistant integrated circuit mounting socket
Evans, Craig N.
1995-01-01
This invention discloses a novel form of socket for integrated circuits to be mounted on printed circuit boards. The socket uses a novel contact which is fabricated out of a bimetallic strip with a shape which makes the end of the strip move laterally as temperature changes. The end of the strip forms a barb which digs into an integrated circuit lead at normal temperatures and holds it firmly in the contact, preventing loosening and open circuits from vibration. By cooling the contact containing the bimetallic strip the barb end can be made to release so that the integrated circuit lead can be removed from the socket without damage either to the lead or to the socket components.
Macromodels of digital integrated circuits for program packages of circuit engineering design
NASA Astrophysics Data System (ADS)
Petrenko, A. I.; Sliusar, P. B.; Timchenko, A. P.
1984-04-01
Various aspects of the generation of macromodels of digital integrated circuits are examined, and their effective application in program packages of circuit engineering design is considered. Three levels of macromodels are identified, and the application of such models to the simulation of circuit outputs is discussed.
Xu, Renxiao; Lee, Jung Woo; Pan, Taisong; Ma, Siyi; Wang, Jiayi; Han, June Hyun; Ma, Yinji; Rogers, John A; Huang, Yonggang
2017-01-26
Many recently developed soft, skin-like electronics with high performance circuits and low modulus encapsulation materials can accommodate large bending, stretching, and twisting deformations. Their compliant mechanics also allows for intimate, nonintrusive integration to the curvilinear surfaces of soft biological tissues. By introducing a stacked circuit construct, the functional density of these systems can be greatly improved, yet their desirable mechanics may be compromised due to the increased overall thickness. To address this issue, the results presented here establish design guidelines for optimizing the deformable properties of stretchable electronics with stacked circuit layers. The effects of three contributing factors (i.e., the silicone inter-layer, the composite encapsulation, and the deformable interconnects) on the stretchability of a multilayer system are explored in detail via combined experimental observation, finite element modeling, and theoretical analysis. Finally, an electronic module with optimized design is demonstrated. This highly deformable system can be repetitively folded, twisted, or stretched without observable influences to its electrical functionality. The ultrasoft, thin nature of the module makes it suitable for conformal biointegration.
Xu, Renxiao; Lee, Jung Woo; Pan, Taisong; Ma, Siyi; Wang, Jiayi; Han, June Hyun; Ma, Yinji
2017-01-01
Many recently developed soft, skin-like electronics with high performance circuits and low modulus encapsulation materials can accommodate large bending, stretching, and twisting deformations. Their compliant mechanics also allows for intimate, nonintrusive integration to the curvilinear surfaces of soft biological tissues. By introducing a stacked circuit construct, the functional density of these systems can be greatly improved, yet their desirable mechanics may be compromised due to the increased overall thickness. To address this issue, the results presented here establish design guidelines for optimizing the deformable properties of stretchable electronics with stacked circuit layers. The effects of three contributing factors (i.e., the silicone inter-layer, the composite encapsulation, and the deformable interconnects) on the stretchability of a multilayer system are explored in detail via combined experimental observation, finite element modeling, and theoretical analysis. Finally, an electronic module with optimized design is demonstrated. This highly deformable system can be repetitively folded, twisted, or stretched without observable influences to its electrical functionality. The ultrasoft, thin nature of the module makes it suitable for conformal biointegration. PMID:29046624
Integrated coherent matter wave circuits
Ryu, C.; Boshier, M. G.
2015-09-21
An integrated coherent matter wave circuit is a single device, analogous to an integrated optical circuit, in which coherent de Broglie waves are created and then launched into waveguides where they can be switched, divided, recombined, and detected as they propagate. Applications of such circuits include guided atom interferometers, atomtronic circuits, and precisely controlled delivery of atoms. We report experiments demonstrating integrated circuits for guided coherent matter waves. The circuit elements are created with the painted potential technique, a form of time-averaged optical dipole potential in which a rapidly moving, tightly focused laser beam exerts forces on atoms through theirmore » electric polarizability. Moreover, the source of coherent matter waves is a Bose–Einstein condensate (BEC). Finally, we launch BECs into painted waveguides that guide them around bends and form switches, phase coherent beamsplitters, and closed circuits. These are the basic elements that are needed to engineer arbitrarily complex matter wave circuitry.« less
Methods of fabricating applique circuits
Dimos, Duane B.; Garino, Terry J.
1999-09-14
Applique circuits suitable for advanced packaging applications are introduced. These structures are particularly suited for the simple integration of large amounts (many nanoFarads) of capacitance into conventional integrated circuit and multichip packaging technology. In operation, applique circuits are bonded to the integrated circuit or other appropriate structure at the point where the capacitance is required, thereby minimizing the effects of parasitic coupling. An immediate application is to problems of noise reduction and control in modern high-frequency circuitry.
Flexible Packaging by Film-Assisted Molding for Microintegration of Inertia Sensors
Hera, Daniel; Berndt, Armin; Günther, Thomas; Schmiel, Stephan; Harendt, Christine; Zimmermann, André
2017-01-01
Packaging represents an important part in the microintegration of sensors based on microelectromechanical system (MEMS). Besides miniaturization and integration density, functionality and reliability in combination with flexibility in packaging design at moderate costs and consequently high-mix, low-volume production are the main requirements for future solutions in packaging. This study investigates possibilities employing printed circuit board (PCB-)based assemblies to provide high flexibility for circuit designs together with film-assisted transfer molding (FAM) to package sensors. The feasibility of FAM in combination with PCB and MEMS as a packaging technology for highly sensitive inertia sensors is being demonstrated. The results prove the technology to be a viable method for damage-free packaging of stress- and pressure-sensitive MEMS. PMID:28653992
Open circuit voltage-decay behavior in amorphous p-i-n solar due to injection
NASA Astrophysics Data System (ADS)
Smrity, Manu; Dhariwal, S. R.
2018-05-01
The paper deals with the basic recombination processes at the dangling bond and the band tail states at various levels of injection, expressed in terms of short-circuit current density and their role in the behavior of amorphous solar cells. As the level of injection increases the fill factor decreases whereas the open circuit voltage increases very slowly, showing a saturation tendency. Calculations have been done for two values of tail state densities and shows that with an increase in tail state densities both, the fill factor and open circuit voltage decreases, results an overall degradation of the solar cell.
Stoykovich, Mark P; Kang, Huiman; Daoulas, Kostas Ch; Liu, Guoliang; Liu, Chi-Chun; de Pablo, Juan J; Müller, Marcus; Nealey, Paul F
2007-10-01
Self-assembling block copolymers are of interest for nanomanufacturing due to the ability to realize sub-100 nm dimensions, thermodynamic control over the size and uniformity and density of features, and inexpensive processing. The insertion point of these materials in the production of integrated circuits, however, is often conceptualized in the short term for niche applications using the dense periodic arrays of spots or lines that characterize bulk block copolymer morphologies, or in the long term for device layouts completely redesigned into periodic arrays. Here we show that the domain structure of block copolymers in thin films can be directed to assemble into nearly the complete set of essential dense and isolated patterns as currently defined by the semiconductor industry. These results suggest that block copolymer materials, with their intrinsically advantageous self-assembling properties, may be amenable for broad application in advanced lithography, including device layouts used in existing nanomanufacturing processes.
Recent patents on Cu/low-k dielectrics interconnects in integrated circuits.
Jiang, Qing; Zhu, Yong F; Zhao, Ming
2007-01-01
In past decades, the development of microelectronics has moved along with constant speed of scaling to maximize transistor density as driven by the need for electrical and functional performance. For further development, the propagation velocity of electromagnetic waves becomes increasingly important due to their unyielding constraints on interconnect delay. To minimize it, it was forced to the introduction of the Cu/low-k dielectric interconnects to very large scale integrated circuits (VLSI) where k denotes the dielectric constant. In addition, reliable barrier structures, which are the thinnest part among the device parts to maximize space availability for the actual Cu IWs, are required to prevent penetration of different materials. In light of the above statements, this review will focus recent patents and some studies on Cu interconnects including Cu interconnect wires, low-k dielectrics and related barrier materials as well manufacturing techniques in VLSI, which are one of the most essential concerns in microelectronic industry and decides the further development of VLSI. In addition, possible future development in this field is considered.
1992-05-05
Nishda, Y. Nanni - chi, and 1. Hayashi, Appl. Phys. Lett. 24. 18 (1974). -o ...... ...... _ __ ......... P. S. Whitney and C. G. Fonstad, J. Cryst. Growth...between interface defect density and lattice mismatch for parently , this is the first time that AE,. measured using C-V high-quality In, Gat ,As/InP...carrier con- parent fiee-carrier concentration profiles and experimental centration profile. The distribution coefficients of different measurements
Xu, Chun; Chao, Yong-lie; Du, Li; Yang, Ling
2004-05-01
To measure and analyze the flux densities of static magnetic fields generated by two types of commonly used dental magnetic attachments and their retentive forces, and to provide guidance for the clinical application of magnetic attachments. A digital Gaussmeter was used to measure the flux densities of static magnetic fields generated by two types of magnetic attachments, under four circumstances: open-field circuit; closed-field circuit; keeper and magnet slid laterally for a certain distance; and existence of air gap between keeper and magnet. The retentive forces of the magnetic attachments in standard closed-field circuit, with the keeper and magnet sliding laterally for a certain distance or with a certain air gap between keeper and magnet were measured by a tensile testing machine. There were flux leakages under both the open-field circuit and closed-field circuit of the two types of magnetic attachments. The flux densities on the surfaces of MAGNEDISC 800 (MD800) and MAGFIT EX600W (EX600) magnetic attachments under open-field circuit were 275.0 mT and 147.0 mT respectively. The flux leakages under closed-field circuit were smaller than those under open-field circuit. The respective flux densities on the surfaces of MD800 and EX600 magnetic attachments decreased to 11.4 mT and 4.5 mT under closed-field circuit. The flux density around the magnetic attachment decreased as the distance from the surface of the attachment increased. When keeper and magnet slid laterally for a certain distance or when air gap existed between keeper and magnet, the flux leakage increased in comparison with that under closed-field circuit. Under the standard closed-field circuit, the two types of magnetic attachments achieved the largest retentive forces. The retentive forces of MD800 and EX600 magnetic attachments under the standard closed-field circuit were 6.20 N and 4.80 N respectively. The retentive forces decreased with the sliding distance or with the increase of air gap between keeper and magnet. The magnetic attachments have flux leakages. When they are used in patients' oral cavities, if keeper and magnet are not attached accurately, the flux leakage will increase, and at the same time the retentive force will decrease. Therefore the keeper and magnet should be attached accurately in clinical application.
Increasing the density of passive photonic-integrated circuits via nanophotonic cloaking
NASA Astrophysics Data System (ADS)
Shen, Bing; Polson, Randy; Menon, Rajesh
2016-11-01
Photonic-integrated devices need to be adequately spaced apart to prevent signal cross-talk. This fundamentally limits their packing density. Here we report the use of nanophotonic cloaking to render neighbouring devices invisible to one another, which allows them to be placed closer together than is otherwise feasible. Specifically, we experimentally demonstrated waveguides that are spaced by a distance of ~λ0/2 and designed waveguides with centre-to-centre spacing as small as 600 nm (<λ0/2.5). Our experiments show a transmission efficiency >-2 dB and an extinction ratio >15 dB over a bandwidth larger than 60 nm. This performance can be improved with better design algorithms and industry-standard lithography. The nanophotonic cloak relies on multiple guided-mode resonances, which render such devices very robust to fabrication errors. Our devices are broadly complimentary-metal-oxide-semiconductor compatible, have a minimum pitch of 200 nm and can be fabricated with a single lithography step. The nanophotonic cloaks can be generally applied to all passive integrated photonics.
Liu, Yihang; Zhang, Wei; Zhu, Yujie; Luo, Yanting; Xu, Yunhua; Brown, Adam; Culver, James N; Lundgren, Cynthia A; Xu, Kang; Wang, Yuan; Wang, Chunsheng
2013-01-09
This work enables an elegant bottom-up solution to engineer 3D microbattery arrays as integral power sources for microelectronics. Thus, multilayers of functional materials were hierarchically architectured over tobacco mosaic virus (TMV) templates that were genetically modified to self-assemble in a vertical manner on current-collectors, so that optimum power and energy densities accompanied with excellent cycle-life could be achieved on a minimum footprint. The resultant microbattery based on self-aligned LiFePO(4) nanoforests of shell-core-shell structure, with precise arrangement of various auxiliary material layers including a central nanometric metal core as direct electronic pathway to current collector, delivers excellent energy density and stable cycling stability only rivaled by the best Li-ion batteries of conventional configurations, while providing rate performance per foot-print and on-site manufacturability unavailable from the latter. This approach could open a new avenue for microelectromechanical systems (MEMS) applications, which would significantly benefit from the concept that electrochemically active components be directly engineered and fabricated as an integral part of the integrated circuit (IC).
Large-scale quantum photonic circuits in silicon
NASA Astrophysics Data System (ADS)
Harris, Nicholas C.; Bunandar, Darius; Pant, Mihir; Steinbrecher, Greg R.; Mower, Jacob; Prabhu, Mihika; Baehr-Jones, Tom; Hochberg, Michael; Englund, Dirk
2016-08-01
Quantum information science offers inherently more powerful methods for communication, computation, and precision measurement that take advantage of quantum superposition and entanglement. In recent years, theoretical and experimental advances in quantum computing and simulation with photons have spurred great interest in developing large photonic entangled states that challenge today's classical computers. As experiments have increased in complexity, there has been an increasing need to transition bulk optics experiments to integrated photonics platforms to control more spatial modes with higher fidelity and phase stability. The silicon-on-insulator (SOI) nanophotonics platform offers new possibilities for quantum optics, including the integration of bright, nonclassical light sources, based on the large third-order nonlinearity (χ(3)) of silicon, alongside quantum state manipulation circuits with thousands of optical elements, all on a single phase-stable chip. How large do these photonic systems need to be? Recent theoretical work on Boson Sampling suggests that even the problem of sampling from e30 identical photons, having passed through an interferometer of hundreds of modes, becomes challenging for classical computers. While experiments of this size are still challenging, the SOI platform has the required component density to enable low-loss and programmable interferometers for manipulating hundreds of spatial modes. Here, we discuss the SOI nanophotonics platform for quantum photonic circuits with hundreds-to-thousands of optical elements and the associated challenges. We compare SOI to competing technologies in terms of requirements for quantum optical systems. We review recent results on large-scale quantum state evolution circuits and strategies for realizing high-fidelity heralded gates with imperfect, practical systems. Next, we review recent results on silicon photonics-based photon-pair sources and device architectures, and we discuss a path towards large-scale source integration. Finally, we review monolithic integration strategies for single-photon detectors and their essential role in on-chip feed forward operations.
Differential transimpedance amplifier circuit for correlated differential amplification
Gresham, Christopher A [Albuquerque, NM; Denton, M Bonner [Tucson, AZ; Sperline, Roger P [Tucson, AZ
2008-07-22
A differential transimpedance amplifier circuit for correlated differential amplification. The amplifier circuit increase electronic signal-to-noise ratios in charge detection circuits designed for the detection of very small quantities of electrical charge and/or very weak electromagnetic waves. A differential, integrating capacitive transimpedance amplifier integrated circuit comprising capacitor feedback loops performs time-correlated subtraction of noise.
Ultrahigh-Energy Density Lithium-Ion Cable Battery Based on the Carbon-Nanotube Woven Macrofilms.
Wu, Ziping; Liu, Kaixi; Lv, Chao; Zhong, Shengwen; Wang, Qinghui; Liu, Ting; Liu, Xianbin; Yin, Yanhong; Hu, Yingyan; Wei, Di; Liu, Zhongfan
2018-05-01
Moore's law predicts the performance of integrated circuit doubles every two years, lasting for more than five decades. However, the improvements of the performance of energy density in batteries lag far behind that. In addition, the poor flexibility, insufficient-energy density, and complexity of incorporation into wearable electronics remain considerable challenges for current battery technology. Herein, a lithium-ion cable battery is invented, which is insensitive to deformation due to its use of carbon nanotube (CNT) woven macrofilms as the charge collectors. An ultrahigh-tap density of 10 mg cm -2 of the electrodes can be obtained, which leads to an extremely high-energy density of 215 mWh cm -3 . The value is approximately seven times than that of the highest performance reported previously. In addition, the battery displays very stable rate performance and lower internal resistance than conventional lithium-ion batteries using metal charge collectors. Moreover, it demonstrates excellent convenience for connecting electronics as a new strategy is applied, in which both electrodes can be integrated into one end by a CNT macrorope. Such an ultrahigh-energy density lithium-ion cable battery provides a feasible way to power wearable electronics with commercial viability. © 2018 WILEY-VCH Verlag GmbH & Co. KGaA, Weinheim.
NASA Astrophysics Data System (ADS)
Hasan, Mehedi; Hu, Jianqi; Nikkhah, Hamdam; Hall, Trevor
2017-08-01
A novel photonic integrated circuit architecture for implementing orthogonal frequency division multiplexing by means of photonic generation of phase-correlated sub-carriers is proposed. The circuit can also be used for implementing complex modulation, frequency up-conversion of the electrical signal to the optical domain and frequency multiplication. The principles of operation of the circuit are expounded using transmission matrices and the predictions of the analysis are verified by computer simulation using an industry-standard software tool. Non-ideal scenarios that may affect the correct function of the circuit are taken into consideration and quantified. The discussion of integration feasibility is illustrated by a photonic integrated circuit that has been fabricated using 'library' components and which features most of the elements of the proposed circuit architecture. The circuit is found to be practical and may be fabricated in any material platform that offers a linear electro-optic modulator such as organic or ferroelectric thin films hybridized with silicon photonics.
GaAs Optoelectronic Integrated-Circuit Neurons
NASA Technical Reports Server (NTRS)
Lin, Steven H.; Kim, Jae H.; Psaltis, Demetri
1992-01-01
Monolithic GaAs optoelectronic integrated circuits developed for use as artificial neurons. Neural-network computer contains planar arrays of optoelectronic neurons, and variable synaptic connections between neurons effected by diffraction of light from volume hologram in photorefractive material. Basic principles of neural-network computers explained more fully in "Optoelectronic Integrated Circuits For Neural Networks" (NPO-17652). In present circuits, devices replaced by metal/semiconductor field effect transistors (MESFET's), which consume less power.
NASA Astrophysics Data System (ADS)
Guo, Liang
2011-12-01
Numerous applications in neuroscience research and neural prosthetics, such as retinal prostheses, spinal-cord surface stimulation for prosthetics, electrocorticogram (ECoG) recording for epilepsy detection, etc., involve electrical interaction with soft excitable tissues using a surface stimulation and/or recording approach. These applications require an interface that is able to set up electrical communications with a high throughput between electronics and the excitable tissue and that can dynamically conform to the shape of the soft tissue. Being a compliant and biocompatible material with mechanical impedance close to that of soft tissues, polydimethylsiloxane (PDMS) offers excellent potential as the substrate material for such neural interfaces. However, fabrication of electrical functionalities on PDMS has long been very challenging. This thesis work has successfully overcome many challenges associated with PDMS-based microfabrication and achieved an integrated technology platform for PDMS-based stretchable microelectrode arrays (sMEAs). This platform features a set of technological advances: (1) we have fabricated uniform current density profile microelectrodes as small as 10 mum in diameter; (2) we have patterned high-resolution (feature as small as 10 mum), high-density (pitch as small as 20 mum) thin-film gold interconnects on PDMS substrate; (3) we have developed a multilayer wiring interconnect technology within the PDMS substrate to further boost the achievable integration density of such sMEA; and (4) we have invented a bonding technology---via-bonding---to facilitate high-resolution, high-density integration of the sMEA with integrated circuits (ICs) to form a compact implant. Taken together, this platform provides a high-resolution, high-density integrated system solution for neural and muscular surface interfacing. sMEAs of example designs are evaluated through in vitro and in vivo experimentations on their biocompatibility, surface conformability, and surface recording/stimulation capabilities, with a focus on epimysial (i.e. on the surface of muscle) applications. Finally, as an example medical application, we investigate a prosthesis for unilateral vocal cord paralysis (UVCP) based on simultaneous multichannel epimysial recording and stimulation.
1993-02-10
new technology is to have sufficient control of processing to *- describable by an appropriate elecromagnetic model . build useful devices. For example...3. W aveguide Modulators .................................. 7 B. Integrated Optical Device and Circuit Modeling ... ................... .. 10 C...following categories: A. Integrated Optical Devices and Technology B. Integrated Optical Device and Circuit Modeling C. Cryogenic Etching for Low
Semicustom integrated circuits and the standard transistor array radix (STAR)
NASA Technical Reports Server (NTRS)
Edge, T. M.
1977-01-01
The development, application, pros and cons of the semicustom and custom approach to the integration of circuits are described. Improvements in terms of cost, reliability, secrecy, power, and size reduction are examined. Also presented is the standard transistor array radix, a semicustom approach to digital integrated circuits that offers the advantages of both custom and semicustom approaches to integration.
Subsurface microscopy of interconnect layers of an integrated circuit.
Köklü, F Hakan; Unlü, M Selim
2010-01-15
We apply the NA-increasing lens technique to confocal and wide-field backside microscopy of integrated circuits. We demonstrate 325 nm (lambda(0)/4) lateral spatial resolution while imaging metal structures located inside the interconnect layer of an integrated circuit. Vectorial field calculations are presented justifying our findings.
Postirradiation Effects In Integrated Circuits
NASA Technical Reports Server (NTRS)
Shaw, David C.; Barnes, Charles E.
1993-01-01
Two reports discuss postirradiation effects in integrated circuits. Presents examples of postirradiation measurements of performances of integrated circuits of five different types: dual complementary metal oxide/semiconductor (CMOS) flip-flop; CMOS analog multiplier; two CMOS multiplying digital-to-analog converters; electrically erasable programmable read-only memory; and semiconductor/oxide/semiconductor octal buffer driver.
Federal Register 2010, 2011, 2012, 2013, 2014
2011-03-17
... Integrated Circuit Semiconductor Chips and Products Containing the Same; Notice of a Commission Determination... certain large scale integrated circuit semiconductor chips and products containing same by reason of... existence of a domestic industry. The Commission's notice of investigation named several respondents...
Federal Register 2010, 2011, 2012, 2013, 2014
2012-05-01
... INTERNATIONAL TRADE COMMISSION [Inv. No. 337-TA-840] Certain Semiconductor Integrated Circuit... States after importation of certain semiconductor integrated circuit devices and products containing same... No. 6,847,904 (``the '904 patent''). The complaint further alleges that an industry in the United...
Federal Register 2010, 2011, 2012, 2013, 2014
2012-03-29
... INTERNATIONAL TRADE COMMISSION [DN 2888] Certain Semiconductor Integrated Circuit Devices and... Integrated Circuit Devices and Products Containing Same, DN 2888; the Commission is soliciting comments on... Commission's electronic docket (EDIS) at http://edis.usitc.gov , and will be available for inspection during...
Federal Register 2010, 2011, 2012, 2013, 2014
2012-06-06
... INTERNATIONAL TRADE COMMISSION [Docket No. 2899] Certain Integrated Circuit Packages Provided With... complaint entitled Certain Integrated Circuit Packages Provided With Multiple Heat-Conducting Paths and..., telephone (202) 205-2000. The public version of the complaint can be accessed on the Commission's electronic...
A 1 GHz integrated circuit with carbon nanotube interconnects and silicon transistors.
Close, Gael F; Yasuda, Shinichi; Paul, Bipul; Fujita, Shinobu; Wong, H-S Philip
2008-02-01
Due to their excellent electrical properties, metallic carbon nanotubes are promising materials for interconnect wires in future integrated circuits. Simulations have shown that the use of metallic carbon nanotube interconnects could yield more energy efficient and faster integrated circuits. The next step is to build an experimental prototype integrated circuit using carbon nanotube interconnects operating at high speed. Here, we report the fabrication of the first stand-alone integrated circuit combining silicon transistors and individual carbon nanotube interconnect wires on the same chip operating above 1 GHz. In addition to setting a milestone by operating above 1 GHz, this prototype is also a tool to investigate carbon nanotubes on a silicon-based platform at high frequencies, paving the way for future multi-GHz nanoelectronics.
NASA Astrophysics Data System (ADS)
Schröder, Henning; Brusberg, Lars; Pitwon, Richard; Whalley, Simon; Wang, Kai; Miller, Allen; Herbst, Christian; Weber, Daniel; Lang, Klaus-Dieter
2015-03-01
Optical interconnects for data transmission at board level offer increased energy efficiency, system density, and bandwidth scalability compared to purely copper driven systems. We present recent results on manufacturing of electrooptical printed circuit board (PCB) with integrated planar glass waveguides. The graded index multi-mode waveguides are patterned inside commercially available thin-glass panels by performing a specific ion-exchange process. The glass waveguide panel is embedded within the layer stack-up of a PCB using proven industrial processes. This paper describes the design, manufacture, assembly and characterization of the first electro-optical backplane demonstrator based on integrated planar glass waveguides. The electro-optical backplane in question is created by laminating the glass waveguide panel into a conventional multi-layer electronic printed circuit board stack-up. High precision ferrule mounts are automatically assembled, which will enable MT compliant connectors to be plugged accurately to the embedded waveguide interfaces on the glass panel edges. The demonstration platform comprises a standardized sub-rack chassis and five pluggable test cards each housing optical engines and pluggable optical connectors. The test cards support a variety of different data interfaces and can support data rates of up to 32 Gb/s per channel.
DOE Office of Scientific and Technical Information (OSTI.GOV)
Tobias, B., E-mail: bjtobias@pppl.gov; Domier, C. W.; Luhmann, N. C.
2016-11-15
The critical component enabling electron cyclotron emission imaging (ECEI) and microwave imaging reflectometry (MIR) to resolve 2D and 3D electron temperature and density perturbations is the heterodyne imaging array that collects and downconverts radiated emission and/or reflected signals (50–150 GHz) to an intermediate frequency (IF) band (e.g. 0.1–18 GHz) that can be transmitted by a shielded coaxial cable for further filtering and detection. New circuitry has been developed for this task, integrating gallium arsenide (GaAs) monolithic microwave integrated circuits (MMICs) mounted on a liquid crystal polymer (LCP) substrate. The improved topology significantly increases electromagnetic shielding from out-of-band interference, leads tomore » 10× improvement in the signal-to-noise ratio, and dramatic cost savings through integration. The current design, optimized for reflectometry and edge radiometry on mid-sized tokamaks, has demonstrated >20 dB conversion gain in upper V-band (60-75 GHz). Implementation of the circuit in a multi-channel electron cyclotron emission imaging (ECEI) array will improve the diagnosis of edge-localized modes and fluctuations of the high-confinement, or H-mode, pedestal.« less
Tobias, B.; Domier, C. W.; Luhmann, Jr., N. C.; ...
2016-07-25
The critical component enabling electron cyclotron emission imaging (ECEI) and microwave imaging reflectometry (MIR) to resolve 2D and 3D electron temperature and density perturbations is the heterodyne imaging array that collects and downconverts radiated emission and/or reflected signals (50-150 GHz) to an intermediate frequency (IF) band (e.g. 0.1-18 GHz) that can be transmitted by a shielded coaxial cable for further filtering and detection. New circuitry has been developed for this task, integrating gallium arsenide (GaAs) monolithic microwave integrated circuits (MMICs) mounted on a liquid crystal polymer (LCP) substrate. The improved topology significantly increases electromagnetic shielding from out-of-band interference, leads tomore » 10x improvement in the signal-to-noise ratio, and dramatic cost savings through integration. The current design, optimized for reflectometry and edge radiometry on mid-sized tokamaks, has demonstrated >20 dB conversion gain in upper V-band (60-75 GHz). As a result, implementation of the circuit in a multi-channel electron cyclotron emission imaging (ECEI) array will improve the diagnosis of edge-localized modes and fluctuations of the high-confinement, or H-mode, pedestal.« less
The atmospheric electric global circuit. [thunderstorm activity
NASA Technical Reports Server (NTRS)
Kasemir, H. W.
1979-01-01
The hypothesis that world thunderstorm activity represents the generator for the atmospheric electric current flow in the earth atmosphere between ground and the ionosphere is based on a close correlation between the magnitude and the diurnal variation of the supply current (thunderstorm generator current) and the load current (fair weather air-earth current density integrated over the earth surface). The advantages of using lightning survey satellites to furnish a base for accepting or rejecting the thunderstorm generator hypothesis are discussed.
Integrated input protection against discharges for Micro Pattern Gas Detectors readout ASICs
NASA Astrophysics Data System (ADS)
Fiutowski, T.; Dąbrowski, W.; Koperny, S.; Wiącek, P.
2017-02-01
Immunity against possible random discharges inside active detector volume of MPGDs is one of the key aspects that should be addressed in the design of the front-end electronics. This issue becomes particularly critical for systems with high channel counts and high density readout employing the front-end electronics built as multichannel ASICs implemented in modern CMOS technologies, for which the breakdown voltages are in the range of a few Volts. The paper presents the design of various input protection structures integrated in the ASIC manufactured in a 350 nm CMOS process and test results using an electrical circuit to mimic discharges in the detectors.
Method for producing a hybridization of detector array and integrated circuit for readout
NASA Technical Reports Server (NTRS)
Fossum, Eric R. (Inventor); Grunthaner, Frank J. (Inventor)
1993-01-01
A process is explained for fabricating a detector array in a layer of semiconductor material on one substrate and an integrated readout circuit in a layer of semiconductor material on a separate substrate in order to select semiconductor material for optimum performance of each structure, such as GaAs for the detector array and Si for the integrated readout circuit. The detector array layer is lifted off its substrate, laminated on the metallized surface on the integrated surface, etched with reticulating channels to the surface of the integrated circuit, and provided with interconnections between the detector array pixels and the integrated readout circuit through the channels. The adhesive material for the lamination is selected to be chemically stable to provide electrical and thermal insulation and to provide stress release between the two structures fabricated in semiconductor materials that may have different coefficients of thermal expansion.
Transparent nanotubular capacitors based on transplanted anodic aluminum oxide templates.
Zhang, Guozhen; Wu, Hao; Chen, Chao; Wang, Ti; Wu, Wenhui; Yue, Jin; Liu, Chang
2015-03-11
Transparent AlZnO/Al2O3/AlZnO nanocapacitor arrays have been fabricated by atomic layer deposition in anodic aluminum oxide templates transplanted on the AlZnO/glass substrates. A high capacitance density of 37 fF/μm(2) is obtained, which is nearly 5.8 times bigger than that of planar capacitors. The capacitance density almost remains the same in a broad frequency range from 1 kHz to 200 kHz. Moreover, a low leakage current density of 1.7 × 10(-7) A/cm(2) at 1 V has been achieved. The nanocapacitors exhibit an average optical transmittance of more than 80% in the visible range, and thus open the door to practical applications in transparent integrated circuits.
Hu, Yuantai; Xue, Huan; Hu, Ting; Hu, Hongping
2008-01-01
This paper studies the performance of an energy harvester with a piezoelectric bimorph (PB) and a real electrochemical battery (ECB), both are connected as an integrated system through a rectified dc-dc converter (DDC). A vibrating PB can scavenge energy from the operating environment by the electromechanical coupling. A DDC can effectively match the optimal output voltage of the harvesting structure to the battery voltage. To raise the output power density of PB, a synchronized switch harvesting inductor (SSHI) is used in parallel with the harvesting structure to reverse the voltage through charge transfer between the output electrodes at the transition moments from closed-to open-circuit. Voltage reversal results in earlier arrival of rectifier conduction because the output voltage phases of any two adjacent closed-circuit states are just opposite each other. In principle, a PB is with a smaller, flexural stiffness under closed-circuit condition than under open-circuit condition. Thus, the PB subjected to longer closed-circuit condition will be easier to be accelerated. A larger flexural velocity makes the PB to deflect with larger amplitude, which implies that more mechanical energy will be converted into an electric one. Nonlinear interface between the vibrating PB and the modulating circuit is analyzed in detail, and the effects of SSHI and DDC on the charging efficiency of the storage battery are researched numerically. It was found that the introduction of a DDC in the modulating circuit and an SSHI in the harvesting structure can raise the charging efficiency by several times.
High-density interconnect substrates and device packaging using conductive composites
NASA Astrophysics Data System (ADS)
Gandhi, Pradeep; Gallagher, Catherine; Matijasevic, Goran
1998-02-01
High-end printed circuit board manufacturing technology is receiving increasing attention due to higher functionality in smaller form factors. This is evident from the industry efforts to produced reliable microvias and related trace features to pack as much circuit density as possible. Cost, density and performance requirements have prodded entry into a market that was mainly reserved for ceramic and molded packages for the last forty years. To successfully meet the demanding specifications of this market segment, a worldwide effort is underway for the development of new materials, processes and equipment. A novel base technology that is applicable to most of the major packaging and redistribution elements in an electronic module is presented.High density multilayer circuits with landless blind and buried vias can be fabricated by filling the conductor paste into photoimaged dielectrics and thermally processing it at a relatively lower temperature. Via layers are prepared directly on the inherently planarized circuit layer in an identical fashion. Because these composite materials are applied in an additive fabrication method, metal substrates can be employed for high thermal dissipation and excellent CTE control over a wide temperature range. The conductor material is based on interpenetrating polymer and metal networks that are formed in situ from metal particles and a thermosetting flux/binder. The metal network is formed when the alloy particles melt and react with adjacent high melting point metal particle. Interaction also occurs between the alloy particles and pad, lead or previous trace metallizations provided they are solderable by alloys of tin. The new alloy composition created by the interdiffusion process within the bulk material has a higher melting point than the original alloy and thus solidifies immediately upon formation. This metallurgical reaction, known as transient liquid phase sintering, is facilitated by the polymer mixture. INtegration of the polymer and metal networks is maintained by utilizing a thermosetting polymer system that cures simultaneously with the metallurgical reaction. Although similar in concept and performance to cermet inks, these compositions differ in that their process temperatures are compatible with conventional printed wiring board materials and that the polymeric binder remains to provide adhesion and fatigue resistance to the metallurgical network.
Energy-efficient neuron, synapse and STDP integrated circuits.
Cruz-Albrecht, Jose M; Yung, Michael W; Srinivasa, Narayan
2012-06-01
Ultra-low energy biologically-inspired neuron and synapse integrated circuits are presented. The synapse includes a spike timing dependent plasticity (STDP) learning rule circuit. These circuits have been designed, fabricated and tested using a 90 nm CMOS process. Experimental measurements demonstrate proper operation. The neuron and the synapse with STDP circuits have an energy consumption of around 0.4 pJ per spike and synaptic operation respectively.
Khuri-Yakub, B T; Oralkan, Omer; Nikoozadeh, Amin; Wygant, Ira O; Zhuang, Steve; Gencel, Mustafa; Choe, Jung Woo; Stephens, Douglas N; de la Rama, Alan; Chen, Peter; Lin, Feng; Dentinger, Aaron; Wildes, Douglas; Thomenius, Kai; Shivkumar, Kalyanam; Mahajan, Aman; Seo, Chi Hyung; O'Donnell, Matthew; Truong, Uyen; Sahn, David J
2010-01-01
Capacitive micromachined ultrasonic transducer (CMUT) arrays are conveniently integrated with frontend integrated circuits either monolithically or in a hybrid multichip form. This integration helps with reducing the number of active data processing channels for 2D arrays. This approach also preserves the signal integrity for arrays with small elements. Therefore CMUT arrays integrated with electronic circuits are most suitable to implement miniaturized probes required for many intravascular, intracardiac, and endoscopic applications. This paper presents examples of miniaturized CMUT probes utilizing 1D, 2D, and ring arrays with integrated electronics.
DOE Office of Scientific and Technical Information (OSTI.GOV)
Fertig, Fabian, E-mail: fabian.fertig@ise.fraunhofer.de; Greulich, Johannes; Rein, Stefan
We present a spatially resolved method to determine the short-circuit current density of crystalline silicon solar cells by means of lock-in thermography. The method utilizes the property of crystalline silicon solar cells that the short-circuit current does not differ significantly from the illuminated current under moderate reverse bias. Since lock-in thermography images locally dissipated power density, this information is exploited to extract values of spatially resolved current density under short-circuit conditions. In order to obtain an accurate result, one or two illuminated lock-in thermography images and one dark lock-in thermography image need to be recorded. The method can be simplifiedmore » in a way that only one image is required to generate a meaningful short-circuit current density map. The proposed method is theoretically motivated, and experimentally validated for monochromatic illumination in comparison to the reference method of light-beam induced current.« less
Federal Register 2010, 2011, 2012, 2013, 2014
2010-05-05
... Integrated Circuit Semiconductor Chips and Products Containing Same; Notice of Investigation AGENCY: U.S... of certain large scale integrated circuit semiconductor chips and products containing same by reason... alleges that an industry in the United States exists as required by subsection (a)(2) of section 337. The...
Federal Register 2010, 2011, 2012, 2013, 2014
2010-02-04
... Semiconductor Integrated Circuits and Products Containing Same; Notice of Commission Determination To Review in... importation of certain semiconductor integrated circuits and products containing same by reason of... that there exists a domestic industry with respect to each of the asserted patents. The complaint named...
Carbon nanotube-based three-dimensional monolithic optoelectronic integrated system
NASA Astrophysics Data System (ADS)
Liu, Yang; Wang, Sheng; Liu, Huaping; Peng, Lian-Mao
2017-06-01
Single material-based monolithic optoelectronic integration with complementary metal oxide semiconductor-compatible signal processing circuits is one of the most pursued approaches in the post-Moore era to realize rapid data communication and functional diversification in a limited three-dimensional space. Here, we report an electrically driven carbon nanotube-based on-chip three-dimensional optoelectronic integrated circuit. We demonstrate that photovoltaic receivers, electrically driven transmitters and on-chip electronic circuits can all be fabricated using carbon nanotubes via a complementary metal oxide semiconductor-compatible low-temperature process, providing a seamless integration platform for realizing monolithic three-dimensional optoelectronic integrated circuits with diversified functionality such as the heterogeneous AND gates. These circuits can be vertically scaled down to sub-30 nm and operates in photovoltaic mode at room temperature. Parallel optical communication between functional layers, for example, bottom-layer digital circuits and top-layer memory, has been demonstrated by mapping data using a 2 × 2 transmitter/receiver array, which could be extended as the next generation energy-efficient signal processing paradigm.
Computer-aided engineering of semiconductor integrated circuits
NASA Astrophysics Data System (ADS)
Meindl, J. D.; Dutton, R. W.; Gibbons, J. F.; Helms, C. R.; Plummer, J. D.; Tiller, W. A.; Ho, C. P.; Saraswat, K. C.; Deal, B. E.; Kamins, T. I.
1980-07-01
Economical procurement of small quantities of high performance custom integrated circuits for military systems is impeded by inadequate process, device and circuit models that handicap low cost computer aided design. The principal objective of this program is to formulate physical models of fabrication processes, devices and circuits to allow total computer-aided design of custom large-scale integrated circuits. The basic areas under investigation are (1) thermal oxidation, (2) ion implantation and diffusion, (3) chemical vapor deposition of silicon and refractory metal silicides, (4) device simulation and analytic measurements. This report discusses the fourth year of the program.
Multichannel, Active Low-Pass Filters
NASA Technical Reports Server (NTRS)
Lev, James J.
1989-01-01
Multichannel integrated circuits cascaded to obtain matched characteristics. Gain and phase characteristics of channels of multichannel, multistage, active, low-pass filter matched by making filter of cascaded multichannel integrated-circuit operational amplifiers. Concept takes advantage of inherent equality of electrical characteristics of nominally-identical circuit elements made on same integrated-circuit chip. Characteristics of channels vary identically with changes in temperature. If additional matched channels needed, chips containing more than two operational amplifiers apiece (e.g., commercial quad operational amplifliers) used. Concept applicable to variety of equipment requiring matched gain and phase in multiple channels - radar, test instruments, communication circuits, and equipment for electronic countermeasures.
Reusable vibration resistant integrated circuit mounting socket
DOE Office of Scientific and Technical Information (OSTI.GOV)
Evans, C.N.
1993-12-31
This invention discloses a novel form of socket for integrated circuits to be mounted on printed circuit boards. The socket uses a novel contact which is fabricated out of a bimetallic strip with a shape which makes the end of the strip move laterally as temperature changes. The end of the strip forms a barb which digs into an integrated circuit lead at normal temperatures and hold it firmly in the contact, preventing loosening and open circuits from vibration. By cooling the contact containing the bimetallic strip the barb end can be made to release so that the integrated circuitmore » lead can be removed from the socket without damage either to the lead or to the socket components.« less
Reusable vibration resistant integrated circuit mounting socket
DOE Office of Scientific and Technical Information (OSTI.GOV)
Evans, C.N.
1995-08-29
This invention discloses a novel form of socket for integrated circuits to be mounted on printed circuit boards. The socket uses a novel contact which is fabricated out of a bimetallic strip with a shape which makes the end of the strip move laterally as temperature changes. The end of the strip forms a barb which digs into an integrated circuit lead at normal temperatures and holds it firmly in the contact, preventing loosening and open circuits from vibration. By cooling the contact containing the bimetallic strip the barb end can be made to release so that the integrated circuitmore » lead can be removed from the socket without damage either to the lead or to the socket components. 11 figs.« less
NASA Astrophysics Data System (ADS)
Wang, Xi-guang; Chotorlishvili, L.; Guo, Guang-hua; Berakdar, J.
2018-04-01
Conversion of thermal energy into magnonic spin currents and/or effective electric polarization promises new device functionalities. A versatile approach is presented here for generating and controlling open circuit magnonic spin currents and an effective multiferroicity at a uniform temperature with the aid of spatially inhomogeneous, external, static electric fields. This field applied to a ferromagnetic insulator with a Dzyaloshinskii-Moriya type coupling changes locally the magnon dispersion and modifies the density of thermally excited magnons in a region of the scale of the field inhomogeneity. The resulting gradient in the magnon density can be viewed as a gradient in the effective magnon temperature. This effective thermal gradient together with local magnon dispersion result in an open-circuit, electric field controlled magnonic spin current. In fact, for a moderate variation in the external electric field the predicted magnonic spin current is on the scale of the spin (Seebeck) current generated by a comparable external temperature gradient. Analytical methods supported by full-fledge numerics confirm that both, a finite temperature and an inhomogeneous electric field are necessary for this emergent non-equilibrium phenomena. The proposal can be integrated in magnonic and multiferroic circuits, for instance to convert heat into electrically controlled pure spin current using for example nanopatterning, without the need to generate large thermal gradients on the nanoscale.
Khuri-Yakub, B. (Pierre) T.; Oralkan, Ömer; Nikoozadeh, Amin; Wygant, Ira O.; Zhuang, Steve; Gencel, Mustafa; Choe, Jung Woo; Stephens, Douglas N.; de la Rama, Alan; Chen, Peter; Lin, Feng; Dentinger, Aaron; Wildes, Douglas; Thomenius, Kai; Shivkumar, Kalyanam; Mahajan, Aman; Seo, Chi Hyung; O’Donnell, Matthew; Truong, Uyen; Sahn, David J.
2010-01-01
Capacitive micromachined ultrasonic transducer (CMUT) arrays are conveniently integrated with frontend integrated circuits either monolithically or in a hybrid multichip form. This integration helps with reducing the number of active data processing channels for 2D arrays. This approach also preserves the signal integrity for arrays with small elements. Therefore CMUT arrays integrated with electronic circuits are most suitable to implement miniaturized probes required for many intravascular, intracardiac, and endoscopic applications. This paper presents examples of miniaturized CMUT probes utilizing 1D, 2D, and ring arrays with integrated electronics. PMID:21097106
High density circuit technology, part 3
NASA Technical Reports Server (NTRS)
Wade, T. E.
1982-01-01
Dry processing - both etching and deposition - and present/future trends in semiconductor technology are discussed. In addition to a description of the basic apparatus, terminology, advantages, glow discharge phenomena, gas-surface chemistries, and key operational parameters for both dry etching and plasma deposition processes, a comprehensive survey of dry processing equipment (via vendor listing) is also included. The following topics are also discussed: fine-line photolithography, low-temperature processing, packaging for dense VLSI die, the role of integrated optics, and VLSI and technology innovations.
Quo vadis, unimolecular electronics?
Metzger, Robert Melville
2018-06-07
This paper reviews the present status of unimolecular electronics (UME). The field started in the 1970s with a hope that some day organic molecules (∼2 nm in size), when used as electronic components, would challenge Si-based inorganic electronics in ultimate-high-density integrated circuits. The technological push to ever smaller inorganic device sizes (Moore's "law") was driven by a profit motive and by vast investments. UME, the underfunded pauper, may have lost that "race to the bottom", but some excellent science is left to be done.
Simple photometer circuits using modular electronic components
NASA Technical Reports Server (NTRS)
Wampler, J. E.
1975-01-01
Operational and peak holding amplifiers are discussed as useful circuits for bioluminescence assays. Circuit diagrams are provided. While analog methods can give a good integration on short time scales, digital methods were found best for long term integration in bioluminescence assays. Power supplies, a general photometer circuit with ratio capability, and variations in the basic photometer design are also considered.
Integrated circuits and logic operations based on single-layer MoS2.
Radisavljevic, Branimir; Whitwick, Michael Brian; Kis, Andras
2011-12-27
Logic circuits and the ability to amplify electrical signals form the functional backbone of electronics along with the possibility to integrate multiple elements on the same chip. The miniaturization of electronic circuits is expected to reach fundamental limits in the near future. Two-dimensional materials such as single-layer MoS(2) represent the ultimate limit of miniaturization in the vertical dimension, are interesting as building blocks of low-power nanoelectronic devices, and are suitable for integration due to their planar geometry. Because they are less than 1 nm thin, 2D materials in transistors could also lead to reduced short channel effects and result in fabrication of smaller and more power-efficient transistors. Here, we report on the first integrated circuit based on a two-dimensional semiconductor MoS(2). Our integrated circuits are capable of operating as inverters, converting logical "1" into logical "0", with room-temperature voltage gain higher than 1, making them suitable for incorporation into digital circuits. We also show that electrical circuits composed of single-layer MoS(2) transistors are capable of performing the NOR logic operation, the basis from which all logical operations and full digital functionality can be deduced.
LEC GaAs for integrated circuit applications
NASA Technical Reports Server (NTRS)
Kirkpatrick, C. G.; Chen, R. T.; Homes, D. E.; Asbeck, P. M.; Elliott, K. R.; Fairman, R. D.; Oliver, J. D.
1984-01-01
Recent developments in liquid encapsulated Czochralski techniques for the growth of semiinsulating GaAs for integrated circuit applications have resulted in significant improvements in the quality and quantity of GaAs material suitable for device processing. The emergence of high performance GaAs integrated circuit technologies has accelerated the demand for high quality, large diameter semiinsulating GaAs substrates. The new device technologies, including digital integrated circuits, monolithic microwave integrated circuits and charge coupled devices have largely adopted direct ion implantation for the formation of doped layers. Ion implantation lends itself to good uniformity and reproducibility, high yield and low cost; however, this technique also places stringent demands on the quality of the semiinsulating GaAs substrates. Although significant progress was made in developing a viable planar ion implantation technology, the variability and poor quality of GaAs substrates have hindered progress in process development.
Testing and Qualifying Linear Integrated Circuits for Radiation Degradation in Space
NASA Technical Reports Server (NTRS)
Johnston, Allan H.; Rax, Bernard G.
2006-01-01
This paper discusses mechanisms and circuit-related factors that affect the degradation of linear integrated circuits from radiation in space. For some circuits there is sufficient degradation to affect performance at total dose levels below 4 krad(Si) because the circuit design techniques require higher gain for the pnp transistors that are the most sensitive to radiation. Qualification methods are recommended that include displacement damage as well as ionization damage.
Ka-band to L-band frequency down-conversion based on III-V-on-silicon photonic integrated circuits
NASA Astrophysics Data System (ADS)
Van Gasse, K.; Wang, Z.; Uvin, S.; De Deckere, B.; Mariën, J.; Thomassen, L.; Roelkens, G.
2017-12-01
In this work, we present the design, simulation and characterization of a frequency down-converter based on III-V-on-silicon photonic integrated circuit technology. We first demonstrate the concept using commercial discrete components, after which we demonstrate frequency conversion using an integrated mode-locked laser and integrated modulator. In our experiments, five channels in the Ka-band (27.5-30 GHz) with 500 MHz bandwidth are down-converted to the L-band (1.5 GHz). The breadboard demonstration shows a conversion efficiency of - 20 dB and a flat response over the 500 MHz bandwidth. The simulation of a fully integrated circuit indicates that a positive conversion gain can be obtained on a millimeter-sized photonic integrated circuit.
Microwave GaAs Integrated Circuits On Quartz Substrates
NASA Technical Reports Server (NTRS)
Siegel, Peter H.; Mehdi, Imran; Wilson, Barbara
1994-01-01
Integrated circuits for use in detecting electromagnetic radiation at millimeter and submillimeter wavelengths constructed by bonding GaAs-based integrated circuits onto quartz-substrate-based stripline circuits. Approach offers combined advantages of high-speed semiconductor active devices made only on epitaxially deposited GaAs substrates with low-dielectric-loss, mechanically rugged quartz substrates. Other potential applications include integration of antenna elements with active devices, using carrier substrates other than quartz to meet particular requirements using lifted-off GaAs layer in membrane configuration with quartz substrate supporting edges only, and using lift-off technique to fabricate ultrathin discrete devices diced separately and inserted into predefined larger circuits. In different device concept, quartz substrate utilized as transparent support for GaAs devices excited from back side by optical radiation.
Wang, Chuan; Ryu, Koungmin; Badmaev, Alexander; Zhang, Jialu; Zhou, Chongwu
2011-02-22
Complementary metal-oxide semiconductor (CMOS) operation is very desirable for logic circuit applications as it offers rail-to-rail swing, larger noise margin, and small static power consumption. However, it remains to be a challenging task for nanotube-based devices. Here in this paper, we report our progress on metal contact engineering for n-type nanotube transistors and CMOS integrated circuits using aligned carbon nanotubes. By using Pd as source/drain contacts for p-type transistors, small work function metal Gd as source/drain contacts for n-type transistors, and evaporated SiO(2) as a passivation layer, we have achieved n-type transistor, PN diode, and integrated CMOS inverter with an air-stable operation. Compared with other nanotube n-doping techniques, such as potassium doping, PEI doping, hydrazine doping, etc., using low work function metal contacts for n-type nanotube devices is not only air stable but also integrated circuit fabrication compatible. Moreover, our aligned nanotube platform for CMOS integrated circuits shows significant advantage over the previously reported individual nanotube platforms with respect to scalability and reproducibility and suggests a practical and realistic approach for nanotube-based CMOS integrated circuit applications.
Kim, David K; Lai, Yuming; Diroll, Benjamin T; Murray, Christopher B; Kagan, Cherie R
2012-01-01
Colloidal semiconductor nanocrystals are emerging as a new class of solution-processable materials for low-cost, flexible, thin-film electronics. Although these colloidal inks have been shown to form single, thin-film field-effect transistors with impressive characteristics, the use of multiple high-performance nanocrystal field-effect transistors in large-area integrated circuits has not been shown. This is needed to understand and demonstrate the applicability of these discrete nanocrystal field-effect transistors for advanced electronic technologies. Here we report solution-deposited nanocrystal integrated circuits, showing nanocrystal integrated circuit inverters, amplifiers and ring oscillators, constructed from high-performance, low-voltage, low-hysteresis CdSe nanocrystal field-effect transistors with electron mobilities of up to 22 cm(2) V(-1) s(-1), current modulation >10(6) and subthreshold swing of 0.28 V dec(-1). We fabricated the nanocrystal field-effect transistors and nanocrystal integrated circuits from colloidal inks on flexible plastic substrates and scaled the devices to operate at low voltages. We demonstrate that colloidal nanocrystal field-effect transistors can be used as building blocks to construct complex integrated circuits, promising a viable material for low-cost, flexible, large-area electronics.
Toroidal-Core Microinductors Biased by Permanent Magnets
NASA Technical Reports Server (NTRS)
Lieneweg, Udo; Blaes, Brent
2003-01-01
The designs of microscopic toroidal-core inductors in integrated circuits of DC-to-DC voltage converters would be modified, according to a proposal, by filling the gaps in the cores with permanent magnets that would apply bias fluxes (see figure). The magnitudes and polarities of the bias fluxes would be tailored to counteract the DC fluxes generated by the DC components of the currents in the inductor windings, such that it would be possible to either reduce the sizes of the cores or increase the AC components of the currents in the cores without incurring adverse effects. Reducing the sizes of the cores could save significant amounts of space on integrated circuits because relative to other integrated-circuit components, microinductors occupy large areas - of the order of a square millimeter each. An important consideration in the design of such an inductor is preventing magnetic saturation of the core at current levels up to the maximum anticipated operating current. The requirement to prevent saturation, as well as other requirements and constraints upon the design of the core are expressed by several equations based on the traditional magnetic-circuit approximation. The equations involve the core and gap dimensions and the magnetic-property parameters of the core and magnet materials. The equations show that, other things remaining equal, as the maximum current is increased, one must increase the size of the core to prevent the flux density from rising to the saturation level. By using a permanent bias flux to oppose the flux generated by the DC component of the current, one would reduce the net DC component of flux in the core, making it possible to reduce the core size needed to prevent the total flux density (sum of DC and AC components) from rising to the saturation level. Alternatively, one could take advantage of the reduction of the net DC component of flux by increasing the allowable AC component of flux and the corresponding AC component of current. In either case, permanent-magnet material and the slant (if any) and thickness of the gap must be chosen according to the equations to obtain the required bias flux. In modifying the design of the inductor, one must ensure that the inductance is not altered. The simplest way to preserve the original value of inductance would be to leave the gap dimensions unchanged and fill the gap with a permanent- magnet material that, fortuitously, would produce just the required bias flux. A more generally applicable alternative would be to partly fill either the original gap or a slightly enlarged gap with a suitable permanent-magnet material (thereby leaving a small residual gap) so that the reluctance of the resulting magnetic circuit would yield the desired inductance.
Reagor, James A; Holt, David W
2016-03-01
Advances in technology, the desire to minimize blood product transfusions, and concerns relating to inflammatory mediators have lead many practitioners and manufacturers to minimize cardiopulmonary bypass (CBP) circuit designs. The oxygenator and arterial line filter (ALF) have been integrated into one device as a method of attaining a reduction in prime volume and surface area. The instructions for use of a currently available oxygenator with integrated ALF recommends incorporating a recirculation line distal to the oxygenator. However, according to an unscientific survey, 70% of respondents utilize CPB circuits incorporating integrated ALFs without a path of recirculation distal to the oxygenator outlet. Considering this circuit design, the ability to quickly remove a gross air bolus in the blood path distal to the oxygenator may be compromised. This in vitro study was designed to determine if the time required to remove a gross air bolus from a CPB circuit without a path of recirculation distal to the oxygenator will be significantly longer than that of a circuit with a path of recirculation distal to the oxygenator. A significant difference was found in the mean time required to remove a gross air bolus between the circuit designs (p = .0003). Additionally, There was found to be a statistically significant difference in the mean time required to remove a gross air bolus between Trial 1 and Trials 4 (p = .015) and 5 (p =.014) irrespective of the circuit design. Under the parameters of this study, a recirculation line distal to an oxygenator with an integrated ALF significantly decreases the time it takes to remove an air bolus from the CPB circuit and may be safer for clinical use than the same circuit without a recirculation line.
DOE Office of Scientific and Technical Information (OSTI.GOV)
Fang, Dongfan, E-mail: fangdongfan1208@126.com; Sun, Qizhi; Zhao, Xiaoming
A 633 nm laser interferometer has been designed based on a novel concept, which, without the acousto-optic modulator or the demodulator circuit, adopts the fibers to connect all elements except photodetectors and oscilloscope in this system to make it more compact, portable, and efficient. The noteworthy feature is to mathematically compare the two divided interference signals, which have the same phase-shift caused by the electron density but possess the different initial phase and low angular frequencies. It is possible to read the plasma density directly on the oscilloscope by our original mathematic demodulation method without a camera. Based on themore » Abel inversion algorithm, the radial electron density profiles versus time can be obtained by using the multi-chord system. The designed measurable phase shift ranges from 0 to 2π rad corresponding to the maximum line integral of electron density less than 3.5 × 10{sup 17} cm{sup −2}, and the phase accuracy is about 0.017 rad corresponding to the line integral of electron density accuracy of 1 × 10{sup 15} cm{sup −2}. After the construction of eight-chord interferometer, it will provide the detailed time resolved information of the spatial distribution of the electron density in the field-reversed configuration (FRC) plasma target produced by the “Yingguang-1” programmed-discharge device, which is being constructed in the Key Laboratory of Pulsed Power, China Academy of Engineering Physics.« less
NASA Astrophysics Data System (ADS)
Chidambaram, Thenappan
III-V semiconductors are potential candidates to replace Si as a channel material in next generation CMOS integrated circuits owing to their superior carrier mobilities. Low density of states (DOS) and typically high interface and border trap densities (Dit) in high mobility group III-V semiconductors provide difficulties in quantification of Dit near the conduction band edge. The trap response above the threshold voltage of a MOSFET can be very fast, and conventional Dit extraction methods, based on capacitance/conductance response (CV methods) of MOS capacitors at frequencies <1MHz, cannot distinguish conducting and trapped carriers. In addition, the CV methods have to deal with high dispersion in the accumulation region that makes it a difficult task to measure the true oxide capacitance, Cox value. Another implication of these properties of III-V interfaces is an ambiguity of determination of electron density in the MOSFET channel. Traditional evaluation of carrier density by integration of the C-V curve, gives incorrect values for D it and mobility. Here we employ gated Hall method to quantify the D it spectrum at the high-K oxide/III-V semiconductor interface for buried and surface channel devices using Hall measurement and capacitance-voltage data. Determination of electron density directly from Hall measurements allows for obtaining true mobility values.
Increasing the density of passive photonic-integrated circuits via nanophotonic cloaking
Shen, Bing; Polson, Randy; Menon, Rajesh
2016-01-01
Photonic-integrated devices need to be adequately spaced apart to prevent signal cross-talk. This fundamentally limits their packing density. Here we report the use of nanophotonic cloaking to render neighbouring devices invisible to one another, which allows them to be placed closer together than is otherwise feasible. Specifically, we experimentally demonstrated waveguides that are spaced by a distance of ∼λ0/2 and designed waveguides with centre-to-centre spacing as small as 600 nm (<λ0/2.5). Our experiments show a transmission efficiency >−2 dB and an extinction ratio >15 dB over a bandwidth larger than 60 nm. This performance can be improved with better design algorithms and industry-standard lithography. The nanophotonic cloak relies on multiple guided-mode resonances, which render such devices very robust to fabrication errors. Our devices are broadly complimentary-metal-oxide-semiconductor compatible, have a minimum pitch of 200 nm and can be fabricated with a single lithography step. The nanophotonic cloaks can be generally applied to all passive integrated photonics. PMID:27827391
Increasing the density of passive photonic-integrated circuits via nanophotonic cloaking
DOE Office of Scientific and Technical Information (OSTI.GOV)
Shen, Bing; Polson, Randy; Menon, Rajesh
Photonic-integrated devices need to be adequately spaced apart to prevent signal cross-talk. This fundamentally limits their packing density. Here we report the use of nanophotonic cloaking to render neighbouring devices invisible to one another, which allows them to be placed closer together than is otherwise feasible. Specifically, we experimentally demonstrated waveguides that are spaced by a distance of ~λ 0/2 and designed waveguides with centre-to-centre spacing as small as 600 nm (0/2.5). Our experiments show a transmission efficiency >–2 dB and an extinction ratio >15 dB over a bandwidth larger than 60 nm. This performance can be improved with bettermore » design algorithms and industry-standard lithography. The nanophotonic cloak relies on multiple guided-mode resonances, which render such devices very robust to fabrication errors. Our devices are broadly complimentary-metal-oxide-semiconductor compatible, have a minimum pitch of 200 nm and can be fabricated with a single lithography step. In conclusion, the nanophotonic cloaks can be generally applied to all passive integrated photonics.« less
Increasing the density of passive photonic-integrated circuits via nanophotonic cloaking
Shen, Bing; Polson, Randy; Menon, Rajesh
2016-11-09
Photonic-integrated devices need to be adequately spaced apart to prevent signal cross-talk. This fundamentally limits their packing density. Here we report the use of nanophotonic cloaking to render neighbouring devices invisible to one another, which allows them to be placed closer together than is otherwise feasible. Specifically, we experimentally demonstrated waveguides that are spaced by a distance of ~λ 0/2 and designed waveguides with centre-to-centre spacing as small as 600 nm (0/2.5). Our experiments show a transmission efficiency >–2 dB and an extinction ratio >15 dB over a bandwidth larger than 60 nm. This performance can be improved with bettermore » design algorithms and industry-standard lithography. The nanophotonic cloak relies on multiple guided-mode resonances, which render such devices very robust to fabrication errors. Our devices are broadly complimentary-metal-oxide-semiconductor compatible, have a minimum pitch of 200 nm and can be fabricated with a single lithography step. In conclusion, the nanophotonic cloaks can be generally applied to all passive integrated photonics.« less
Electrically-driven GHz range ultrafast graphene light emitter (Conference Presentation)
NASA Astrophysics Data System (ADS)
Kim, Youngduck; Gao, Yuanda; Shiue, Ren-Jye; Wang, Lei; Aslan, Ozgur Burak; Kim, Hyungsik; Nemilentsau, Andrei M.; Low, Tony; Taniguchi, Takashi; Watanabe, Kenji; Bae, Myung-Ho; Heinz, Tony F.; Englund, Dirk R.; Hone, James
2017-02-01
Ultrafast electrically driven light emitter is a critical component in the development of the high bandwidth free-space and on-chip optical communications. Traditional semiconductor based light sources for integration to photonic platform have therefore been heavily studied over the past decades. However, there are still challenges such as absence of monolithic on-chip light sources with high bandwidth density, large-scale integration, low-cost, small foot print, and complementary metal-oxide-semiconductor (CMOS) technology compatibility. Here, we demonstrate the first electrically driven ultrafast graphene light emitter that operate up to 10 GHz bandwidth and broadband range (400 1600 nm), which are possible due to the strong coupling of charge carriers in graphene and surface optical phonons in hBN allow the ultrafast energy and heat transfer. In addition, incorporation of atomically thin hexagonal boron nitride (hBN) encapsulation layers enable the stable and practical high performance even under the ambient condition. Therefore, electrically driven ultrafast graphene light emitters paves the way towards the realization of ultrahigh bandwidth density photonic integrated circuits and efficient optical communications networks.
Increasing the density of passive photonic-integrated circuits via nanophotonic cloaking.
Shen, Bing; Polson, Randy; Menon, Rajesh
2016-11-09
Photonic-integrated devices need to be adequately spaced apart to prevent signal cross-talk. This fundamentally limits their packing density. Here we report the use of nanophotonic cloaking to render neighbouring devices invisible to one another, which allows them to be placed closer together than is otherwise feasible. Specifically, we experimentally demonstrated waveguides that are spaced by a distance of ∼λ 0 /2 and designed waveguides with centre-to-centre spacing as small as 600 nm (<λ 0 /2.5). Our experiments show a transmission efficiency >-2 dB and an extinction ratio >15 dB over a bandwidth larger than 60 nm. This performance can be improved with better design algorithms and industry-standard lithography. The nanophotonic cloak relies on multiple guided-mode resonances, which render such devices very robust to fabrication errors. Our devices are broadly complimentary-metal-oxide-semiconductor compatible, have a minimum pitch of 200 nm and can be fabricated with a single lithography step. The nanophotonic cloaks can be generally applied to all passive integrated photonics.
Changes in the interaction of resting-state neural networks from adolescence to adulthood.
Stevens, Michael C; Pearlson, Godfrey D; Calhoun, Vince D
2009-08-01
This study examined how the mutual interactions of functionally integrated neural networks during resting-state fMRI differed between adolescence and adulthood. Independent component analysis (ICA) was used to identify functionally connected neural networks in 100 healthy participants aged 12-30 years. Hemodynamic timecourses that represented integrated neural network activity were analyzed with tools that quantified system "causal density" estimates, which indexed the proportion of significant Granger causality relationships among system nodes. Mutual influences among networks decreased with age, likely reflecting stronger within-network connectivity and more efficient between-network influences with greater development. Supplemental tests showed that this normative age-related reduction in causal density was accompanied by fewer significant connections to and from each network, regional increases in the strength of functional integration within networks, and age-related reductions in the strength of numerous specific system interactions. The latter included paths between lateral prefrontal-parietal circuits and "default mode" networks. These results contribute to an emerging understanding that activity in widely distributed networks thought to underlie complex cognition influences activity in other networks. (c) 2009 Wiley-Liss, Inc.
Technical Reliability Studies. EOS/ESD Technology Abstracts
1982-01-01
RESISTANT BIPOLAR TRANSISTOR DESIGN AND ITS APPLICATIONS TO LINEAR INTEGRATED CIRCUITS 16145 MODULE ELECTROSTATIC DISCHARGE SIMULATOR 15786 SOME...T.M. 16476 STATIC DISCHARGE MODELING TECHNIQUES FOR EVALUATION OF INTEGRATED (FET) CIRCUIT DESTRUCTION 16145 MODULE ELECTAOSTATIC DISCHARGE SIMULATOR...PLASTIC LSI CIRCUITS PRklE, L.A., II 16145 MODULE ELECTROSTATIC DISCHARGE SIMULATOR PRICE, R.D. 13455 EVALUATION OF PLASTIC LSI CIRCUITS PSHAENICH, A
Silicon millimetre-wave integrated-circuit (SIMMWIC) SPST switch
NASA Astrophysics Data System (ADS)
Stabile, P. J.; Rosen, A.
1984-10-01
The first silicon millimetre-wave integrated circuit (SIMMWIC) has been successfully fabricated. This circuit is a monolithic SPST switch with a 3 dB bandwidth of 20 percent and a minimum isolation of 21.6 dB across the band (centre frequency is 36.75 GHz). This monolithic circuit is a low-cost reproducible building block for all millimetre-wave control applications.
2015-12-24
Signal to Noise Ratio SPICE Simulation Program with Integrated Circuit Emphasis TIFF Tagged Image File Format USC University of Southern California xvii...sources can create errors in digital circuits. These effects can be simulated using Simulation Program with Integrated Circuit Emphasis ( SPICE ) or...compute summary statistics. 4.1 Circuit Simulations Noisy analog circuits can be simulated in SPICE or Cadence SpectreTM software via noisy voltage
NASA Astrophysics Data System (ADS)
Lee, El-Hang; Lee, S. G.; O, B. H.; Park, S. G.; Noh, H. S.; Kim, K. H.; Song, S. H.
2006-09-01
A collective overview and review is presented on the original work conducted on the theory, design, fabrication, and in-tegration of micro/nano-scale optical wires and photonic devices for applications in a newly-conceived photonic systems called "optical printed circuit board" (O-PCBs) and "VLSI photonic integrated circuits" (VLSI-PIC). These are aimed for compact, high-speed, multi-functional, intelligent, light-weight, low-energy and environmentally friendly, low-cost, and high-volume applications to complement or surpass the capabilities of electrical PCBs (E-PCBs) and/or VLSI electronic integrated circuit (VLSI-IC) systems. These consist of 2-dimensional or 3-dimensional planar arrays of micro/nano-optical wires and circuits to perform the functions of all-optical sensing, storing, transporting, processing, switching, routing and distributing optical signals on flat modular boards or substrates. The integrated optical devices include micro/nano-scale waveguides, lasers, detectors, switches, sensors, directional couplers, multi-mode interference devices, ring-resonators, photonic crystal devices, plasmonic devices, and quantum devices, made of polymer, silicon and other semiconductor materials. For VLSI photonic integration, photonic crystals and plasmonic structures have been used. Scientific and technological issues concerning the processes of miniaturization, interconnection and integration of these systems as applicable to board-to-board, chip-to-chip, and intra-chip integration, are discussed along with applications for future computers, telecommunications, and sensor-systems. Visions and challenges toward these goals are also discussed.
Milojkovic, Predrag; Christensen, Marc P; Haney, Michael W
2006-07-01
The FAST-Net (Free-space Accelerator for Switching Terabit Networks) concept uses an array of wide-field-of-view imaging lenses to realize a high-density shuffle interconnect pattern across an array of smart-pixel integrated circuits. To simplify the optics we evaluated the efficiency gained in replacing spherical surfaces with aspherical surfaces by exploiting the large disparity between narrow vertical cavity surface emitting laser (VCSEL) beams and the wide field of view of the imaging optics. We then analyzed trade-offs between lens complexity and chip real estate utilization and determined that there exists an optimal numerical aperture for VCSELs that maximizes their area density. The results provide a general framework for the design of wide-field-of-view free-space interconnection systems that incorporate high-density VCSEL arrays.
Nanophotonic integrated circuits from nanoresonators grown on silicon.
Chen, Roger; Ng, Kar Wei; Ko, Wai Son; Parekh, Devang; Lu, Fanglu; Tran, Thai-Truong D; Li, Kun; Chang-Hasnain, Connie
2014-07-07
Harnessing light with photonic circuits promises to catalyse powerful new technologies much like electronic circuits have in the past. Analogous to Moore's law, complexity and functionality of photonic integrated circuits depend on device size and performance scale. Semiconductor nanostructures offer an attractive approach to miniaturize photonics. However, shrinking photonics has come at great cost to performance, and assembling such devices into functional photonic circuits has remained an unfulfilled feat. Here we demonstrate an on-chip optical link constructed from InGaAs nanoresonators grown directly on a silicon substrate. Using nanoresonators, we show a complete toolkit of circuit elements including light emitters, photodetectors and a photovoltaic power supply. Devices operate with gigahertz bandwidths while consuming subpicojoule energy per bit, vastly eclipsing performance of prior nanostructure-based optoelectronics. Additionally, electrically driven stimulated emission from an as-grown nanostructure is presented for the first time. These results reveal a roadmap towards future ultradense nanophotonic integrated circuits.
DOE Office of Scientific and Technical Information (OSTI.GOV)
Ryu, C.; Boshier, M. G.
An integrated coherent matter wave circuit is a single device, analogous to an integrated optical circuit, in which coherent de Broglie waves are created and then launched into waveguides where they can be switched, divided, recombined, and detected as they propagate. Applications of such circuits include guided atom interferometers, atomtronic circuits, and precisely controlled delivery of atoms. We report experiments demonstrating integrated circuits for guided coherent matter waves. The circuit elements are created with the painted potential technique, a form of time-averaged optical dipole potential in which a rapidly moving, tightly focused laser beam exerts forces on atoms through theirmore » electric polarizability. Moreover, the source of coherent matter waves is a Bose–Einstein condensate (BEC). Finally, we launch BECs into painted waveguides that guide them around bends and form switches, phase coherent beamsplitters, and closed circuits. These are the basic elements that are needed to engineer arbitrarily complex matter wave circuitry.« less
Integrated testing system FiTest for diagnosis of PCBA
NASA Astrophysics Data System (ADS)
Bogdan, Arkadiusz; Lesniak, Adam
2016-12-01
This article presents the innovative integrated testing system FiTest for automatic, quick inspection of printed circuit board assemblies (PCBA) manufactured in Surface Mount Technology (SMT). Integration of Automatic Optical Inspection (AOI), In-Circuit Tests (ICT) and Functional Circuit Tests (FCT) resulted in universal hardware platform for testing variety of electronic circuits. The platform provides increased test coverage, decreased level of false calls and optimization of test duration. The platform is equipped with powerful algorithms performing tests in a stable and repetitive way and providing effective management of diagnosis.
NASA Astrophysics Data System (ADS)
Ostrowsky, D. B.; Sriram, S.
Aspects of waveguide technology are explored, taking into account waveguide fabrication techniques in GaAs/GaAlAs, the design and fabrication of AlGaAs/GaAs phase couplers for optical integrated circuit applications, ion implanted GaAs integrated optics fabrication technology, a direct writing electron beam lithography based process for the realization of optoelectronic integrated circuits, and advances in the development of semiconductor integrated optical circuits for telecommunications. Other subjects examined are related to optical signal processing, optical switching, and questions of optical bistability and logic. Attention is given to acousto-optic techniques in integrated optics, acousto-optic Bragg diffraction in proton exchanged waveguides, optical threshold logic architectures for hybrid binary/residue processors, integrated optical modulation and switching, all-optic logic devices for waveguide optics, optoelectronic switching, high-speed photodetector switching, and a mechanical optical switch.
Analog integrated circuits design for processing physiological signals.
Li, Yan; Poon, Carmen C Y; Zhang, Yuan-Ting
2010-01-01
Analog integrated circuits (ICs) designed for processing physiological signals are important building blocks of wearable and implantable medical devices used for health monitoring or restoring lost body functions. Due to the nature of physiological signals and the corresponding application scenarios, the ICs designed for these applications should have low power consumption, low cutoff frequency, and low input-referred noise. In this paper, techniques for designing the analog front-end circuits with these three characteristics will be reviewed, including subthreshold circuits, bulk-driven MOSFETs, floating gate MOSFETs, and log-domain circuits to reduce power consumption; methods for designing fully integrated low cutoff frequency circuits; as well as chopper stabilization (CHS) and other techniques that can be used to achieve a high signal-to-noise performance. Novel applications using these techniques will also be discussed.
NASA Astrophysics Data System (ADS)
Tu, Hongen; Xu, Yong
2012-07-01
This paper reports a simple flexible electronics technology that is compatible with silicon-on-insulator (SOI) complementary-metal-oxide-semiconductor (CMOS) processes. Compared with existing technologies such as direct fabrication on flexible substrates and transfer printing, the main advantage of this technology is its post-SOI-CMOS compatibility. Consequently, high-performance and high-density CMOS circuits can be first fabricated on SOI wafers using commercial foundry and then be integrated into flexible substrates. The yield is also improved by eliminating the transfer printing step. Furthermore, this technology allows the integration of various sensors and microfluidic devices. To prove the concept of this technology, flexible MOSFETs have been demonstrated.
Liao, Yi-Fang; Tsai, Meng-Li; Yen, Chen-Tung; Cheng, Chiung-Hsiang
2011-02-15
Heat-fusing is a common process for fabricating microwire tetrodes. However, it is time-consuming, and the high-temperature treatment can easily cause the insulation of the microwire to overheat leading to short circuits. We herein provide a simple, fast method to fabricate microwire tetrodes without the heat-fusion process. By increasing the twisting density, we were able to fabricate tetrodes with good rigidity and integrity. This kind of tetrode showed good recording quality, penetrated the brain surface easily, and remained intact after chronic implantation. This method requires only general laboratory tools and is relatively simple even for inexperienced workers. © 2010 Elsevier B.V. All rights reserved.
Numerical modelling of surface plasmonic polaritons
NASA Astrophysics Data System (ADS)
Mansoor, Riyadh; AL-Khursan, Amin Habbeb
2018-06-01
Extending optoelectronics into the nano-regime seems problematic due to the relatively long wavelengths of light. The conversion of light into plasmons is a possible way to overcome this problem. Plasmon's wavelengths are much shorter than that of light which enables the propagation of signals in small size components. In this paper, a 3D simulation of surface plasmon polariton (SPP) excitation is performed. The Finite integration technique was used to solve Maxwell's equations in the dielectric-metal interface. The results show how the surface plasmon polariton was generated at the grating assisted dielectric-metal interface. SPP is a good candidate for signal confinement in small size optoelectronics which allow high density optical integrated circuits in all optical networks.
Process development of beam-lead silicon-gate COS/MOS integrated circuits
NASA Technical Reports Server (NTRS)
Baptiste, B.; Boesenberg, W.
1974-01-01
Two processes for the fabrication of beam-leaded COS/MOS integrated circuits are described. The first process utilizes a composite gate dielectric of 800 A of silicon dioxide and 450 A of pyrolytically deposited A12O3 as an impurity barrier. The second process utilizes polysilicon gate metallization over which a sealing layer of 1000 A of pyrolytic Si3N4 is deposited. Three beam-lead integrated circuits have been implemented with the first process: (1) CD4000BL - three-input NOR gate; (2) CD4007BL - triple inverter; and (3) CD4013BL - dual D flip flop. An arithmetic and logic unit (ALU) integrated circuit was designed and implemented with the second process. The ALU chip allows addition with four bit accuracy. Processing details, device design and device characterization, circuit performance and life data are presented.
The Effects of Space Radiation on Linear Integrated Circuit
NASA Technical Reports Server (NTRS)
Johnston, A.
2000-01-01
Permanent and transient effects are discussed that are induced in linear integrated circuits by space radiation. Recent developments include enhanced damage at low dose rate, increased damage from protons due to displacement effects, and transients in digital comparators that can cause circuit malfunctions.
35 GHz integrated circuit rectifying antenna with 33 percent efficiency
NASA Technical Reports Server (NTRS)
Yoo, T.-W.; Chang, K.
1991-01-01
A 35 GHz integrated circuit rectifying antenna (rectenna) has been developed using a microstrip dipole antenna and beam-lead mixer diode. Greater than 33 percent conversion efficiency has been achieved. The circuit should have applications in microwave/millimeter-wave power transmission and detection.
NASA Astrophysics Data System (ADS)
Li, Xiaohan; Dasika, Vaishno D.; Li, Ping-Chun; Ji, Li; Bank, Seth R.; Yu, Edward T.
2014-09-01
The use of InGaAs quantum wells with composition graded across the intrinsic region to increase open-circuit voltage in p-i-n GaAs/InGaAs quantum well solar cells is demonstrated and analyzed. By engineering the band-edge energy profile to reduce photo-generated carrier concentration in the quantum wells at high forward bias, simultaneous increases in both open-circuit voltage and short-circuit current density are achieved, compared to those for a structure with the same average In concentration, but constant rather than graded quantum well composition across the intrinsic region. This approach is combined with light trapping to further increase short-circuit current density.
Dictionary-based image reconstruction for superresolution in integrated circuit imaging.
Cilingiroglu, T Berkin; Uyar, Aydan; Tuysuzoglu, Ahmet; Karl, W Clem; Konrad, Janusz; Goldberg, Bennett B; Ünlü, M Selim
2015-06-01
Resolution improvement through signal processing techniques for integrated circuit imaging is becoming more crucial as the rapid decrease in integrated circuit dimensions continues. Although there is a significant effort to push the limits of optical resolution for backside fault analysis through the use of solid immersion lenses, higher order laser beams, and beam apodization, signal processing techniques are required for additional improvement. In this work, we propose a sparse image reconstruction framework which couples overcomplete dictionary-based representation with a physics-based forward model to improve resolution and localization accuracy in high numerical aperture confocal microscopy systems for backside optical integrated circuit analysis. The effectiveness of the framework is demonstrated on experimental data.
Genetic programs constructed from layered logic gates in single cells
Moon, Tae Seok; Lou, Chunbo; Tamsir, Alvin; Stanton, Brynne C.; Voigt, Christopher A.
2014-01-01
Genetic programs function to integrate environmental sensors, implement signal processing algorithms and control expression dynamics1. These programs consist of integrated genetic circuits that individually implement operations ranging from digital logic to dynamic circuits2–6, and they have been used in various cellular engineering applications, including the implementation of process control in metabolic networks and the coordination of spatial differentiation in artificial tissues. A key limitation is that the circuits are based on biochemical interactions occurring in the confined volume of the cell, so the size of programs has been limited to a few circuits1,7. Here we apply part mining and directed evolution to build a set of transcriptional AND gates in Escherichia coli. Each AND gate integrates two promoter inputs and controls one promoter output. This allows the gates to be layered by having the output promoter of an upstream circuit serve as the input promoter for a downstream circuit. Each gate consists of a transcription factor that requires a second chaperone protein to activate the output promoter. Multiple activator–chaperone pairs are identified from type III secretion pathways in different strains of bacteria. Directed evolution is applied to increase the dynamic range and orthogonality of the circuits. These gates are connected in different permutations to form programs, the largest of which is a 4-input AND gate that consists of 3 circuits that integrate 4 inducible systems, thus requiring 11 regulatory proteins. Measuring the performance of individual gates is sufficient to capture the behaviour of the complete program. Errors in the output due to delays (faults), a common problem for layered circuits, are not observed. This work demonstrates the successful layering of orthogonal logic gates, a design strategy that could enable the construction of large, integrated circuits in single cells. PMID:23041931
Happel, Max F. K.; Ohl, Frank W.
2017-01-01
Robust perception of auditory objects over a large range of sound intensities is a fundamental feature of the auditory system. However, firing characteristics of single neurons across the entire auditory system, like the frequency tuning, can change significantly with stimulus intensity. Physiological correlates of level-constancy of auditory representations hence should be manifested on the level of larger neuronal assemblies or population patterns. In this study we have investigated how information of frequency and sound level is integrated on the circuit-level in the primary auditory cortex (AI) of the Mongolian gerbil. We used a combination of pharmacological silencing of corticocortically relayed activity and laminar current source density (CSD) analysis. Our data demonstrate that with increasing stimulus intensities progressively lower frequencies lead to the maximal impulse response within cortical input layers at a given cortical site inherited from thalamocortical synaptic inputs. We further identified a temporally precise intercolumnar synaptic convergence of early thalamocortical and horizontal corticocortical inputs. Later tone-evoked activity in upper layers showed a preservation of broad tonotopic tuning across sound levels without shifts towards lower frequencies. Synaptic integration within corticocortical circuits may hence contribute to a level-robust representation of auditory information on a neuronal population level in the auditory cortex. PMID:28046062
System-Level Integrated Circuit (SLIC) Technology Development for Phased Array Antenna Applications
NASA Technical Reports Server (NTRS)
Windyka, John A.; Zablocki, Ed G.
1997-01-01
This report documents the efforts and progress in developing a 'system-level' integrated circuit, or SLIC, for application in advanced phased array antenna systems. The SLIC combines radio-frequency (RF) microelectronics, digital and analog support circuitry, and photonic interfaces into a single micro-hybrid assembly. Together, these technologies provide not only the amplitude and phase control necessary for electronic beam steering in the phased array, but also add thermally-compensated automatic gain control, health and status feedback, bias regulation, and reduced interconnect complexity. All circuitry is integrated into a compact, multilayer structure configured for use as a two-by-four element phased array module, operating at 20 Gigahertz, using a Microwave High-Density Interconnect (MHDI) process. The resultant hardware is constructed without conventional wirebonds, maintains tight inter-element spacing, and leads toward low-cost mass production. The measured performances and development issues associated with both the two-by-four element module and the constituent elements are presented. Additionally, a section of the report describes alternative architectures and applications supported by the SLIC electronics. Test results show excellent yield and performance of RF circuitry and full automatic gain control for multiple, independent channels. Digital control function, while suffering from lower manufacturing yield, also proved successful.
Development of analog watch with minute repeater
NASA Astrophysics Data System (ADS)
Okigami, Tomio; Aoyama, Shigeru; Osa, Takashi; Igarashi, Kiyotaka; Ikegami, Tomomi
A complementary metal oxide semiconductor with large scale integration was developed for an electronic minute repeater. It is equipped with the synthetic struck sound circuit to generate natural struck sound necessary for the minute repeater. This circuit consists of an envelope curve drawing circuit, frequency mixer, polyphonic mixer, and booster circuit made by using analog circuit technology. This large scale integration is a single chip microcomputer with motor drivers and input ports in addition to the synthetic struck sound circuit, and it is possible to make an electronic system of minute repeater at a very low cost in comparison with the conventional type.
NASA Astrophysics Data System (ADS)
McConkey, M. L.
1984-12-01
A complete CMOS/BULK design cycle has been implemented and fully tested to evaluate its effectiveness and a viable set of computer-aided design tools for the layout, verification, and simulation of CMOS/BULK integrated circuits. This design cycle is good for p-well, n-well, or twin-well structures, although current fabrication technique available limit this to p-well only. BANE, an integrated layout program from Stanford, is at the center of this design cycle and was shown to be simple to use in the layout of CMOS integrated circuits (it can be also used to layout NMOS integrated circuits). A flowchart was developed showing the design cycle from initial layout, through design verification, and to circuit simulation using NETLIST, PRESIM, and RNL from the University of Washington. A CMOS/BULK library was designed and includes logic gates that were designed and completely tested by following this flowchart. Also designed was an arithmetic logic unit as a more complex test of the CMOS/BULK design cycle.
NASA Astrophysics Data System (ADS)
Dentoni Litta, Eugenio; Ritzenthaler, Romain; Schram, Tom; Spessot, Alessio; O’Sullivan, Barry; Machkaoutsan, Vladimir; Fazan, Pierre; Ji, Yunhyuck; Mannaert, Geert; Lorant, Christophe; Sebaai, Farid; Thiam, Arame; Ercken, Monique; Demuynck, Steven; Horiguchi, Naoto
2018-04-01
Integration of high-k/metal gate stacks in peripheral transistors is a major candidate to ensure continued scaling of dynamic random access memory (DRAM) technology. In this paper, the CMOS integration of diffusion and gate replacement (D&GR) high-k/metal gate stacks is investigated, evaluating four different approaches for the critical patterning step of removing the N-type field effect transistor (NFET) effective work function (eWF) shifter stack from the P-type field effect transistor (PFET) area. The effect of plasma exposure during the patterning step is investigated in detail and found to have a strong impact on threshold voltage tunability. A CMOS integration scheme based on an experimental wet-compatible photoresist is developed and the fulfillment of the main device metrics [equivalent oxide thickness (EOT), eWF, gate leakage current density, on/off currents, short channel control] is demonstrated.
Organo-erbium systems for optical amplification at telecommunications wavelengths.
Ye, H Q; Li, Z; Peng, Y; Wang, C C; Li, T Y; Zheng, Y X; Sapelkin, A; Adamopoulos, G; Hernández, I; Wyatt, P B; Gillin, W P
2014-04-01
Modern telecommunications rely on the transmission and manipulation of optical signals. Optical amplification plays a vital part in this technology, as all components in a real telecommunications system produce some loss. The two main issues with present amplifiers, which rely on erbium ions in a glass matrix, are the difficulty in integration onto a single substrate and the need of high pump power densities to produce gain. Here we show a potential organic optical amplifier material that demonstrates population inversion when pumped from above using low-power visible light. This system is integrated into an organic light-emitting diode demonstrating that electrical pumping can be achieved. This opens the possibility of direct electrically driven optical amplifiers and optical circuits. Our results provide an alternative approach to producing low-cost integrated optics that is compatible with existing silicon photonics and a different route to an effective integrated optics technology.
Rectenna Technology Program: Ultra light 2.45 GHz rectenna 20 GHz rectenna
NASA Technical Reports Server (NTRS)
Brown, William C.
1987-01-01
The program had two general objectives. The first objective was to develop the two plane rectenna format for space application at 2.45 GHz. The resultant foreplane was a thin-film, etched-circuit format fabricated from a laminate composed of 2 mil Kapton F sandwiched between sheets of 1 oz copper. The thin-film foreplane contains half wave dipoles, filter circuits, rectifying Schottky diode, and dc bussing lead. It weighs 160 grams per square meter. Efficiency and dc power output density were measured at 85% and 1 kw/sq m, respectively. Special testing techniques to measure temperature of circuit and diode without perturbing microwave operation using the fluoroptic thermometer were developed. A second objective was to investigate rectenna technology for use at 20 GHz and higher frequencies. Several fabrication formats including the thin-film scaled from 2.45 GHz, ceramic substrate and silk-screening, and monolithic were investigated, with the conclusion that the monolithic approach was the best. A preliminary design of the monolithic rectenna structure and the integrated Schottky diode were made.
NASA Astrophysics Data System (ADS)
Sporea, R. A.; Trainor, M. J.; Young, N. D.; Shannon, J. M.; Silva, S. R. P.
2014-03-01
Ultra-large-scale integrated (ULSI) circuits have benefited from successive refinements in device architecture for enormous improvements in speed, power efficiency and areal density. In large-area electronics (LAE), however, the basic building-block, the thin-film field-effect transistor (TFT) has largely remained static. Now, a device concept with fundamentally different operation, the source-gated transistor (SGT) opens the possibility of unprecedented functionality in future low-cost LAE. With its simple structure and operational characteristics of low saturation voltage, stability under electrical stress and large intrinsic gain, the SGT is ideally suited for LAE analog applications. Here, we show using measurements on polysilicon devices that these characteristics lead to substantial improvements in gain, noise margin, power-delay product and overall circuit robustness in digital SGT-based designs. These findings have far-reaching consequences, as LAE will form the technological basis for a variety of future developments in the biomedical, civil engineering, remote sensing, artificial skin areas, as well as wearable and ubiquitous computing, or lightweight applications for space exploration.
'Soft' amplifier circuits based on field-effect ionic transistors.
Boon, Niels; Olvera de la Cruz, Monica
2015-06-28
Soft materials can be used as the building blocks for electronic devices with extraordinary properties. We introduce a theoretical model for a field-effect transistor in which ions are the gated species instead of electrons. Our model incorporates readily-available soft materials, such as conductive porous membranes and polymer-electrolytes to represent a device that regulates ion currents and can be integrated as a component in larger circuits. By means of Nernst-Planck numerical simulations as well as an analytical description of the steady-state current we find that the responses of the system to various input voltages can be categorized into ohmic, sub-threshold, and active modes. This is fully analogous to what is known for the electronic field-effect transistor (FET). Pivotal FET properties such as the threshold voltage and the transconductance crucially depend on the half-cell redox potentials of the source and drain electrodes as well as on the polyelectrolyte charge density and the gate material work function. We confirm the analogy with the electronic FETs through numerical simulations of elementary amplifier circuits in which we successfully substitute the electronic transistor by an ionic transistor.
Analysis and design of a genetic circuit for dynamic metabolic engineering.
Anesiadis, Nikolaos; Kobayashi, Hideki; Cluett, William R; Mahadevan, Radhakrishnan
2013-08-16
Recent advances in synthetic biology have equipped us with new tools for bioprocess optimization at the genetic level. Previously, we have presented an integrated in silico design for the dynamic control of gene expression based on a density-sensing unit and a genetic toggle switch. In the present paper, analysis of a serine-producing Escherichia coli mutant shows that an instantaneous ON-OFF switch leads to a maximum theoretical productivity improvement of 29.6% compared to the mutant. To further the design, global sensitivity analysis is applied here to a mathematical model of serine production in E. coli coupled with a genetic circuit. The model of the quorum sensing and the toggle switch involves 13 parameters of which 3 are identified as having a significant effect on serine concentration. Simulations conducted in this reduced parameter space further identified the optimal ranges for these 3 key parameters to achieve productivity values close to the maximum theoretical values. This analysis can now be used to guide the experimental implementation of a dynamic metabolic engineering strategy and reduce the time required to design the genetic circuit components.
Sporea, R. A.; Trainor, M. J.; Young, N. D.; Shannon, J. M.; Silva, S. R. P.
2014-01-01
Ultra-large-scale integrated (ULSI) circuits have benefited from successive refinements in device architecture for enormous improvements in speed, power efficiency and areal density. In large-area electronics (LAE), however, the basic building-block, the thin-film field-effect transistor (TFT) has largely remained static. Now, a device concept with fundamentally different operation, the source-gated transistor (SGT) opens the possibility of unprecedented functionality in future low-cost LAE. With its simple structure and operational characteristics of low saturation voltage, stability under electrical stress and large intrinsic gain, the SGT is ideally suited for LAE analog applications. Here, we show using measurements on polysilicon devices that these characteristics lead to substantial improvements in gain, noise margin, power-delay product and overall circuit robustness in digital SGT-based designs. These findings have far-reaching consequences, as LAE will form the technological basis for a variety of future developments in the biomedical, civil engineering, remote sensing, artificial skin areas, as well as wearable and ubiquitous computing, or lightweight applications for space exploration. PMID:24599023
Lab-on-CMOS Integration of Microfluidics and Electrochemical Sensors
Huang, Yue; Mason, Andrew J.
2013-01-01
This paper introduces a CMOS-microfluidics integration scheme for electrochemical microsystems. A CMOS chip was embedded into a micro-machined silicon carrier. By leveling the CMOS chip and carrier surface to within 100 nm, an expanded obstacle-free surface suitable for photolithography was achieved. Thin film metal planar interconnects were microfabricated to bridge CMOS pads to the perimeter of the carrier, leaving a flat and smooth surface for integrating microfluidic structures. A model device containing SU-8 microfluidic mixers and detection channels crossing over microelectrodes on a CMOS integrated circuit was constructed using the chip-carrier assembly scheme. Functional integrity of microfluidic structures and on-CMOS electrodes was verified by a simultaneous sample dilution and electrochemical detection experiment within multi-channel microfluidics. This lab-on-CMOS integration process is capable of high packing density, is suitable for wafer-level batch production, and opens new opportunities to combine the performance benefits of on-CMOS sensors with lab-on-chip platforms. PMID:23939616
Lab-on-CMOS integration of microfluidics and electrochemical sensors.
Huang, Yue; Mason, Andrew J
2013-10-07
This paper introduces a CMOS-microfluidics integration scheme for electrochemical microsystems. A CMOS chip was embedded into a micro-machined silicon carrier. By leveling the CMOS chip and carrier surface to within 100 nm, an expanded obstacle-free surface suitable for photolithography was achieved. Thin film metal planar interconnects were microfabricated to bridge CMOS pads to the perimeter of the carrier, leaving a flat and smooth surface for integrating microfluidic structures. A model device containing SU-8 microfluidic mixers and detection channels crossing over microelectrodes on a CMOS integrated circuit was constructed using the chip-carrier assembly scheme. Functional integrity of microfluidic structures and on-CMOS electrodes was verified by a simultaneous sample dilution and electrochemical detection experiment within multi-channel microfluidics. This lab-on-CMOS integration process is capable of high packing density, is suitable for wafer-level batch production, and opens new opportunities to combine the performance benefits of on-CMOS sensors with lab-on-chip platforms.
Design of PCB search coils for AC magnetic flux density measurement
NASA Astrophysics Data System (ADS)
Ulvr, Michal
2018-04-01
This paper presents single-layer, double-layer and ten-layer planar square search coils designed for AC magnetic flux density amplitude measurement up to 1 T in the low frequency range in a 10 mm air gap. The printed-circuit-board (PCB) method was used for producing the search coils. Special attention is given to a full characterization of the PCB search coils including a comparison between the detailed analytical design method and the finite integration technique method (FIT) on the one hand, and experimental results on the other. The results show very good agreement in the resistance, inductance and search coil constant values (the area turns) and also in the frequency dependence of the search coil constant.
Impedance Matching Antenna-Integrated High-Efficiency Energy Harvesting Circuit
Shinki, Yuharu; Shibata, Kyohei; Mansour, Mohamed
2017-01-01
This paper describes the design of a high-efficiency energy harvesting circuit with an integrated antenna. The circuit is composed of series resonance and boost rectifier circuits for converting radio frequency power into boosted direct current (DC) voltage. The measured output DC voltage is 5.67 V for an input of 100 mV at 900 MHz. Antenna input impedance matching is optimized for greater efficiency and miniaturization. The measured efficiency of this antenna-integrated energy harvester is 60% for −4.85 dBm input power and a load resistance equal to 20 kΩ at 905 MHz. PMID:28763043
Impedance Matching Antenna-Integrated High-Efficiency Energy Harvesting Circuit.
Shinki, Yuharu; Shibata, Kyohei; Mansour, Mohamed; Kanaya, Haruichi
2017-08-01
This paper describes the design of a high-efficiency energy harvesting circuit with an integrated antenna. The circuit is composed of series resonance and boost rectifier circuits for converting radio frequency power into boosted direct current (DC) voltage. The measured output DC voltage is 5.67 V for an input of 100 mV at 900 MHz. Antenna input impedance matching is optimized for greater efficiency and miniaturization. The measured efficiency of this antenna-integrated energy harvester is 60% for -4.85 dBm input power and a load resistance equal to 20 kΩ at 905 MHz.
Micromachined integrated quantum circuit containing a superconducting qubit
NASA Astrophysics Data System (ADS)
Brecht, Teresa; Chu, Yiwen; Axline, Christopher; Pfaff, Wolfgang; Blumoff, Jacob; Chou, Kevin; Krayzman, Lev; Frunzio, Luigi; Schoelkopf, Robert
We demonstrate a functional multilayer microwave integrated quantum circuit (MMIQC). This novel hardware architecture combines the high coherence and isolation of three-dimensional structures with the advantages of integrated circuits made with lithographic techniques. We present fabrication and measurement of a two-cavity/one-qubit prototype, including a transmon coupled to a three-dimensional microwave cavity micromachined in a silicon wafer. It comprises a simple MMIQC with competitive lifetimes and the ability to perform circuit QED operations in the strong dispersive regime. Furthermore, the design and fabrication techniques that we have developed are extensible to more complex quantum information processing devices.
Power system with an integrated lubrication circuit
Hoff, Brian D [East Peoria, IL; Akasam, Sivaprasad [Peoria, IL; Algrain, Marcelo C [Peoria, IL; Johnson, Kris W [Washington, IL; Lane, William H [Chillicothe, IL
2009-11-10
A power system includes an engine having a first lubrication circuit and at least one auxiliary power unit having a second lubrication circuit. The first lubrication circuit is in fluid communication with the second lubrication circuit.
Low-power integrated-circuit driver for ferrite-memory word lines
NASA Technical Reports Server (NTRS)
Katz, S.
1970-01-01
Composite circuit uses both n-p-n bipolar and p-channel MOS transistors /BIMOS/. The BIMOS driver provides 1/ ease of integrated circuit construction, 2/ low standby power consumption, 3/ bidirectional current pulses, and 4/ current-pulse amplitudes and rise times independent of active device parameters.
Aluminum heat sink enables power transistors to be mounted integrally with printed circuit board
NASA Technical Reports Server (NTRS)
Seaward, R. C.
1967-01-01
Power transistor is provided with an integral flat plate aluminum heat sink which mounts directly on a printed circuit board containing associated circuitry. Standoff spacers are used to attach the heat sink to the printed circuit board containing the remainder of the circuitry.
Federal Register 2010, 2011, 2012, 2013, 2014
2012-10-04
... Circuit Devices and Products Containing Same; Notice of Commission Determination Not To Review an Initial... public record for this investigation may be viewed on the Commission's electronic docket (EDIS) at http... certain semiconductor integrated circuit devices and products containing same by reason of infringement of...
Roose, L.D.
1984-07-03
The disclosure relates to a heat sink used to protect integrated circuits from the heat resulting from soldering them to circuit boards. A tubular housing contains a slidable member which engages somewhat inwardly extending connecting rods, each of which is rotatably attached at one end to the bottom of the housing. The other end of each rod is fastened to an expandable coil spring loop. As the member is pushed downward in the housing, its bottom edge engages and forces outward the connecting rods, thereby expanding the spring so that it will fit over an integrated circuit. After the device is in place, the member is slid upward and the spring contracts about the leads of the integrated circuit. Soldering is now conducted and the spring absorbs excess heat therefrom to protect the integrated circuit. The placement steps are repeated in reverse order to remove the heat sink for use again. 4 figs.
Roose, Lars D.
1984-01-01
The disclosure relates to a heat sink used to protect integrated circuits from the heat resulting from soldering them to circuit boards. A tubular housing contains a slidable member which engages somewhat inwardly extending connecting rods, each of which is rotatably attached at one end to the bottom of the housing. The other end of each rod is fastened to an expandable coil spring loop. As the member is pushed downward in the housing, its bottom edge engages and forces outward the connecting rods, thereby expanding the spring so that it will fit over an integrated circuit. After the device is in place, the member is slid upward and the spring contracts about the leads of the integrated circuit. Soldering is now conducted and the spring absorbs excess heat therefrom to protect the integrated circuit. The placement steps are repeated in reverse order to remove the heat sink for use again.
Roose, L.D.
1982-08-25
The disclosure relates to a heat sink used to protect integrated circuits from the heat resulting from soldering them to circuit boards. A tubular housing contains a slidable member which engages somewhat inwardly extending connecting rods, each of which is rotatably attached at one end to the bottom of the housing. The other end of each rod is fastened to an expandable coil spring loop. As the member is pushed downward in the housing, its bottom edge engages and forces outward the connecting rods, thereby expanding the spring so that it will fit over an integrated circuit. After the device is in place, the member is slid upward and the spring contracts about the leads of the integrated circuit. Soldering is now conducted and the spring absorbs excess heat therefrom to protect the integrated circuit. The placement steps are repeated in reverse order to remove the heat sink for use again.
Measurement of electron density using reactance cutoff probe
DOE Office of Scientific and Technical Information (OSTI.GOV)
You, K. H.; Seo, B. H.; Kim, J. H.
2016-05-15
This paper proposes a new measurement method of electron density using the reactance spectrum of the plasma in the cutoff probe system instead of the transmission spectrum. The highly accurate reactance spectrum of the plasma-cutoff probe system, as expected from previous circuit simulations [Kim et al., Appl. Phys. Lett. 99, 131502 (2011)], was measured using the full two-port error correction and automatic port extension methods of the network analyzer. The electron density can be obtained from the analysis of the measured reactance spectrum, based on circuit modeling. According to the circuit simulation results, the reactance cutoff probe can measure themore » electron density more precisely than the previous cutoff probe at low densities or at higher pressure. The obtained results for the electron density are presented and discussed for a wide range of experimental conditions, and this method is compared with previous methods (a cutoff probe using the transmission spectrum and a single Langmuir probe).« less
Inkjet printed circuits based on ambipolar and p-type carbon nanotube thin-film transistors
NASA Astrophysics Data System (ADS)
Kim, Bongjun; Geier, Michael L.; Hersam, Mark C.; Dodabalapur, Ananth
2017-02-01
Ambipolar and p-type single-walled carbon nanotube (SWCNT) thin-film transistors (TFTs) are reliably integrated into various complementary-like circuits on the same substrate by inkjet printing. We describe the fabrication and characteristics of inverters, ring oscillators, and NAND gates based on complementary-like circuits fabricated with such TFTs as building blocks. We also show that complementary-like circuits have potential use as chemical sensors in ambient conditions since changes to the TFT characteristics of the p-channel TFTs in the circuit alter the overall operating characteristics of the circuit. The use of circuits rather than individual devices as sensors integrates sensing and signal processing functions, thereby simplifying overall system design.
DOE Office of Scientific and Technical Information (OSTI.GOV)
Oler, Kiri J.; Miller, Carl H.
In this paper, we present a methodology for reverse engineering integrated circuits, including a mathematical verification of a scalable algorithm used to generate minimal finite state machine representations of integrated circuits.
The physics of bacterial decision making.
Ben-Jacob, Eshel; Lu, Mingyang; Schultz, Daniel; Onuchic, Jose' N
2014-01-01
The choice that bacteria make between sporulation and competence when subjected to stress provides a prototypical example of collective cell fate determination that is stochastic on the individual cell level, yet predictable (deterministic) on the population level. This collective decision is performed by an elaborated gene network. Considerable effort has been devoted to simplify its complexity by taking physics approaches to untangle the basic functional modules that are integrated to form the complete network: (1) A stochastic switch whose transition probability is controlled by two order parameters-population density and internal/external stress. (2) An adaptable timer whose clock rate is normalized by the same two previous order parameters. (3) Sensing units which measure population density and external stress. (4) A communication module that exchanges information about the cells' internal stress levels. (5) An oscillating gate of the stochastic switch which is regulated by the timer. The unique circuit architecture of the gate allows special dynamics and noise management features. The gate opens a window of opportunity in time for competence transitions, during which the circuit generates oscillations that are translated into a chain of short intervals with high transition probability. In addition, the unique architecture of the gate allows filtering of external noise and robustness against variations in circuit parameters and internal noise. We illustrate that a physics approach can be very valuable in investigating the decision process and in identifying its general principles. We also show that both cell-cell variability and noise have important functional roles in the collectively controlled individual decisions.
The physics of bacterial decision making
Ben-Jacob, Eshel; Lu, Mingyang; Schultz, Daniel; Onuchic, Jose' N.
2014-01-01
The choice that bacteria make between sporulation and competence when subjected to stress provides a prototypical example of collective cell fate determination that is stochastic on the individual cell level, yet predictable (deterministic) on the population level. This collective decision is performed by an elaborated gene network. Considerable effort has been devoted to simplify its complexity by taking physics approaches to untangle the basic functional modules that are integrated to form the complete network: (1) A stochastic switch whose transition probability is controlled by two order parameters—population density and internal/external stress. (2) An adaptable timer whose clock rate is normalized by the same two previous order parameters. (3) Sensing units which measure population density and external stress. (4) A communication module that exchanges information about the cells' internal stress levels. (5) An oscillating gate of the stochastic switch which is regulated by the timer. The unique circuit architecture of the gate allows special dynamics and noise management features. The gate opens a window of opportunity in time for competence transitions, during which the circuit generates oscillations that are translated into a chain of short intervals with high transition probability. In addition, the unique architecture of the gate allows filtering of external noise and robustness against variations in circuit parameters and internal noise. We illustrate that a physics approach can be very valuable in investigating the decision process and in identifying its general principles. We also show that both cell-cell variability and noise have important functional roles in the collectively controlled individual decisions. PMID:25401094
High-Power, High-Frequency Si-Based (SiGe) Transistors Developed
NASA Technical Reports Server (NTRS)
Ponchak, George E.
2002-01-01
Future NASA, DOD, and commercial products will require electronic circuits that have greater functionality and versatility but occupy less space and cost less money to build and integrate than current products. System on a Chip (SOAC), a single semiconductor substrate containing circuits that perform many functions or containing an entire system, is widely recognized as the best technology for achieving low-cost, small-sized systems. Thus, a circuit technology is required that can gather, process, store, and transmit data or communications. Since silicon-integrated circuits are already used for data processing and storage and the infrastructure that supports silicon circuit fabrication is very large, it is sensible to develop communication circuits on silicon so that all the system functions can be integrated onto a single wafer. Until recently, silicon integrated circuits did not function well at the frequencies required for wireless or microwave communications, but with the introduction of small amounts of germanium into the silicon to make silicon-germanium (SiGe) transistors, silicon-based communication circuits are possible. Although microwavefrequency SiGe circuits have been demonstrated, there has been difficulty in obtaining the high power from their transistors that is required for the amplifiers of a transmitter, and many researchers have thought that this could not be done. The NASA Glenn Research Center and collaborators at the University of Michigan have developed SiGe transistors and amplifiers with state-of-the-art output power at microwave frequencies from 8 to 20 GHz. These transistors are fabricated using standard silicon processing and may be integrated with CMOS integrated circuits on a single chip. A scanning electron microscope image of a typical SiGe heterojunction bipolar transistor is shown in the preceding photomicrograph. This transistor achieved a record output power of 550 mW and an associated power-added efficiency of 33 percent at 8.4 GHz, as shown. Record performance was also demonstrated at 12.6 and 18 GHz. Developers have combined these state-of-the-art transistors with transmission lines and micromachined passive circuit components, such as inductors and capacitors, to build multistage amplifiers. Currently, a 1-W, 8.4-GHz power amplifier is being built for NASA deep space communication architectures.
Addressable-Matrix Integrated-Circuit Test Structure
NASA Technical Reports Server (NTRS)
Sayah, Hoshyar R.; Buehler, Martin G.
1991-01-01
Method of quality control based on use of row- and column-addressable test structure speeds collection of data on widths of resistor lines and coverage of steps in integrated circuits. By use of straightforward mathematical model, line widths and step coverages deduced from measurements of electrical resistances in each of various combinations of lines, steps, and bridges addressable in test structure. Intended for use in evaluating processes and equipment used in manufacture of application-specific integrated circuits.
System-Level Integrated Circuit (SLIC) development for phased array antenna applications
NASA Technical Reports Server (NTRS)
Shalkhauser, K. A.; Raquet, C. A.
1991-01-01
A microwave/millimeter wave system-level integrated circuit (SLIC) being developed for use in phased array antenna applications is described. The program goal is to design, fabricate, test, and deliver an advanced integrated circuit that merges radio frequency (RF) monolithic microwave integrated circuit (MMIC) technologies with digital, photonic, and analog circuitry that provide control, support, and interface functions. As a whole, the SLIC will offer improvements in RF device performance, uniformity, and stability while enabling accurate, rapid, repeatable control of the RF signal. Furthermore, the SLIC program addresses issues relating to insertion of solid state devices into antenna systems, such as the reduction in number of bias, control, and signal lines. Program goals, approach, and status are discussed.
System-level integrated circuit (SLIC) development for phased array antenna applications
NASA Technical Reports Server (NTRS)
Shalkhauser, K. A.; Raquet, C. A.
1991-01-01
A microwave/millimeter wave system-level integrated circuit (SLIC) being developed for use in phased array antenna applications is described. The program goal is to design, fabricate, test, and deliver an advanced integrated circuit that merges radio frequency (RF) monolithic microwave integrated circuit (MMIC) technologies with digital, photonic, and analog circuitry that provide control, support, and interface functions. As a whole, the SLIC will offer improvements in RF device performance, uniformity, and stability while enabling accurate, rapid, repeatable control of the RF signal. Furthermore, the SLIC program addresses issues relating to insertion of solid state devices into antenna systems, such as the reduction in number of bias, control, and signal lines. Program goals, approach, and status are discussed.
Free-world microelectronic manufacturing equipment
NASA Astrophysics Data System (ADS)
Kilby, J. S.; Arnold, W. H.; Booth, W. T.; Cunningham, J. A.; Hutcheson, J. D.; Owen, R. W.; Runyan, W. R.; McKenney, Barbara L.; McGrain, Moira; Taub, Renee G.
1988-12-01
Equipment is examined and evaluated for the manufacture of microelectronic integrated circuit devices and sources for that equipment within the Free World. Equipment suitable for the following are examined: single-crystal silicon slice manufacturing and processing; required lithographic processes; wafer processing; device packaging; and test of digital integrated circuits. Availability of the equipment is also discussed, now and in the near future. Very adequate equipment for most stages of the integrated circuit manufacturing process is available from several sources, in different countries, although the best and most widely used versions of most manufacturing equipment are made in the United States or Japan. There is also an active market in used equipment, suitable for manufacture of capable integrated circuits with performance somewhat short of the present state of the art.
Chemical sensors fabricated by a photonic integrated circuit foundry
NASA Astrophysics Data System (ADS)
Stievater, Todd H.; Koo, Kee; Tyndall, Nathan F.; Holmstrom, Scott A.; Kozak, Dmitry A.; Goetz, Peter G.; McGill, R. Andrew; Pruessner, Marcel W.
2018-02-01
We describe the detection of trace concentrations of chemical agents using waveguide-enhanced Raman spectroscopy in a photonic integrated circuit fabricated by AIM Photonics. The photonic integrated circuit is based on a five-centimeter long silicon nitride waveguide with a trench etched in the top cladding to allow access to the evanescent field of the propagating mode by analyte molecules. This waveguide transducer is coated with a sorbent polymer to enhance detection sensitivity and placed between low-loss edge couplers. The photonic integrated circuit is laid-out using the AIM Photonics Process Design Kit and fabricated on a Multi-Project Wafer. We detect chemical warfare agent simulants at sub parts-per-million levels in times of less than a minute. We also discuss anticipated improvements in the level of integration for photonic chemical sensors, as well as existing challenges.
Hybrid stretchable circuits on silicone substrate
DOE Office of Scientific and Technical Information (OSTI.GOV)
Robinson, A., E-mail: adam.1.robinson@nokia.com; Aziz, A., E-mail: a.aziz1@lancaster.ac.uk; Liu, Q.
When rigid and stretchable components are integrated onto a single elastic carrier substrate, large strain heterogeneities appear in the vicinity of the deformable-non-deformable interfaces. In this paper, we report on a generic approach to manufacture hybrid stretchable circuits where commercial electronic components can be mounted on a stretchable circuit board. Similar to printed circuit board development, the components are electrically bonded on the elastic substrate and interconnected with stretchable electrical traces. The substrate—a silicone matrix carrying concentric rigid disks—ensures both the circuit elasticity and the mechanical integrity of the most fragile materials.
An Electronics Course Emphasizing Circuit Design
ERIC Educational Resources Information Center
Bergeson, Haven E.
1975-01-01
Describes a one-quarter introductory electronics course in which the students use a variety of inexpensive integrated circuits to design and construct a large number of useful circuits. Presents the subject matter of the course in three parts: linear circuits, digital circuits, and more complex circuits. (GS)
Medium-scale carbon nanotube thin-film integrated circuits on flexible plastic substrates.
Cao, Qing; Kim, Hoon-sik; Pimparkar, Ninad; Kulkarni, Jaydeep P; Wang, Congjun; Shim, Moonsub; Roy, Kaushik; Alam, Muhammad A; Rogers, John A
2008-07-24
The ability to form integrated circuits on flexible sheets of plastic enables attributes (for example conformal and flexible formats and lightweight and shock resistant construction) in electronic devices that are difficult or impossible to achieve with technologies that use semiconductor wafers or glass plates as substrates. Organic small-molecule and polymer-based materials represent the most widely explored types of semiconductors for such flexible circuitry. Although these materials and those that use films or nanostructures of inorganics have promise for certain applications, existing demonstrations of them in circuits on plastic indicate modest performance characteristics that might restrict the application possibilities. Here we report implementations of a comparatively high-performance carbon-based semiconductor consisting of sub-monolayer, random networks of single-walled carbon nanotubes to yield small- to medium-scale integrated digital circuits, composed of up to nearly 100 transistors on plastic substrates. Transistors in these integrated circuits have excellent properties: mobilities as high as 80 cm(2) V(-1) s(-1), subthreshold slopes as low as 140 m V dec(-1), operating voltages less than 5 V together with deterministic control over the threshold voltages, on/off ratios as high as 10(5), switching speeds in the kilohertz range even for coarse (approximately 100-microm) device geometries, and good mechanical flexibility-all with levels of uniformity and reproducibility that enable high-yield fabrication of integrated circuits. Theoretical calculations, in contexts ranging from heterogeneous percolative transport through the networks to compact models for the transistors to circuit level simulations, provide quantitative and predictive understanding of these systems. Taken together, these results suggest that sub-monolayer films of single-walled carbon nanotubes are attractive materials for flexible integrated circuits, with many potential areas of application in consumer and other areas of electronics.
1987-11-01
developed that can be used by circuit engineers to extract the maximum performance from the devices on various board technologies including multilayer ceramic...Design guidelines have been developed that can be used by circuit engineers to extract the maxi- mum performance from the devices on various board...25 Attenuation and Dispersion Effects ......................................... 27 Skin Effect
Integrated-Circuit Pseudorandom-Number Generator
NASA Technical Reports Server (NTRS)
Steelman, James E.; Beasley, Jeff; Aragon, Michael; Ramirez, Francisco; Summers, Kenneth L.; Knoebel, Arthur
1992-01-01
Integrated circuit produces 8-bit pseudorandom numbers from specified probability distribution, at rate of 10 MHz. Use of Boolean logic, circuit implements pseudorandom-number-generating algorithm. Circuit includes eight 12-bit pseudorandom-number generators, outputs are uniformly distributed. 8-bit pseudorandom numbers satisfying specified nonuniform probability distribution are generated by processing uniformly distributed outputs of eight 12-bit pseudorandom-number generators through "pipeline" of D flip-flops, comparators, and memories implementing conditional probabilities on zeros and ones.
NASA Technical Reports Server (NTRS)
1972-01-01
Guidelines for the design, development, and fabrication of electronic components and circuits for use in spacecraft construction are presented. The subjects discussed involve quality control procedures and test methodology for the following subjects: (1) monolithic integrated circuits, (2) hybrid integrated circuits, (3) transistors, (4) diodes, (5) tantalum capacitors, (6) electromechanical relays, (7) switches and circuit breakers, and (8) electronic packaging.
Asymmetric Memory Circuit Would Resist Soft Errors
NASA Technical Reports Server (NTRS)
Buehler, Martin G.; Perlman, Marvin
1990-01-01
Some nonlinear error-correcting codes more efficient in presence of asymmetry. Combination of circuit-design and coding concepts expected to make integrated-circuit random-access memories more resistant to "soft" errors (temporary bit errors, also called "single-event upsets" due to ionizing radiation). Integrated circuit of new type made deliberately more susceptible to one kind of bit error than to other, and associated error-correcting code adapted to exploit this asymmetry in error probabilities.
Radiation damage in MOS integrated circuits, Part 1
NASA Technical Reports Server (NTRS)
Danchenko, V.
1971-01-01
Complementary and p-channel MOS integrated circuits made by four commercial manufacturers were investigated for sensitivity to radiation environment. The circuits were irradiated with 1.5 MeV electrons. The results are given for electrons and for the Co-60 gamma radiation equivalent. The data are presented in terms of shifts in the threshold potentials and changes in transconductances and leakages. Gate biases of -10V, +10V and zero volts were applied to individual MOS units during irradiation. It was found that, in most of circuits of complementary MOS technologies, noticable changes due to radiation appear first as increased leakage in n-channel MOSFETs somewhat before a total integrated dose 10 to the 12th power electrons/sg cm is reached. The inability of p-channel MOSFETs to turn on sets in at about 10 to the 13th power electrons/sq cm. Of the circuits tested, an RCA A-series circuit was the most radiation resistant sample.
Advantages and Challenges of 10-Gbps Transmission on High-Density Interconnect Boards
NASA Astrophysics Data System (ADS)
Yee, Chang Fei; Jambek, Asral Bahari; Al-Hadi, Azremi Abdullah
2016-06-01
This paper provides a brief introduction to high-density interconnect (HDI) technology and its implementation on printed circuit boards (PCBs). The advantages and challenges of implementing 10-Gbps signal transmission on high-density interconnect boards are discussed in detail. The advantages (e.g., smaller via dimension and via stub removal) and challenges (e.g., crosstalk due to smaller interpair separation) of HDI are studied by analyzing the S-parameter, time-domain reflectometry (TDR), and transmission-line eye diagrams obtained by three-dimensional electromagnetic modeling (3DEM) and two-dimensional electromagnetic modeling (2DEM) using Mentor Graphics HyperLynx and Keysight Advanced Design System (ADS) electronic computer-aided design (ECAD) software. HDI outperforms conventional PCB technology in terms of signal integrity, but proper routing topology should be applied to overcome the challenge posed by crosstalk due to the tight spacing between traces.
Al embedded MgO barrier MTJ: A first principle study for application in fast and compact STT-MRAMs
NASA Astrophysics Data System (ADS)
Yadav, Manoj Kumar; Gupta, Santosh Kumar; Rai, Sanjeev; Pandey, Avinash C.
2017-03-01
The first principle comparative study of a novel single Al sheet embedded MgO and pure MgO barrier having Fe electrodes magnetic tunnel junction has been presented. Al embedded MgO is reported to provide enhanced spin polarised tunnelling current due to increase of spin-polarized density of states at Fermi energy in the barrier region. This novel MTJ provides a current density and resistance area (RA) product of 94.497 ×107 A / cm2 and 0.105 Ω - μm2 respectively. With such a low RA product; it allows higher deriving current due to which switching time of magnetization reversal reduces without inducing barrier related breakdowns in non-volatile magnetic random access memories. The low RA product and high current density of the proposed MTJ may have possible applications in integration with existing MOS circuits.
Fujii, Mami N.; Ishikawa, Yasuaki; Miwa, Kazumoto; Okada, Hiromi; Uraoka, Yukiharu; Ono, Shimpei
2015-01-01
The use of indium–gallium–zinc oxide (IGZO) has paved the way for high-resolution uniform displays or integrated circuits with transparent and flexible devices. However, achieving highly reliable devices that use IGZO for low-temperature processes remains a technological challenge. We propose the use of IGZO thin-film transistors (TFTs) with an ionic-liquid gate dielectric in order to achieve high-density carrier-accumulated IGZO TFTs with high reliability, and we discuss a distinctive mechanism for the degradation of this organic–inorganic hybrid device under long-term electrical stress. Our results demonstrated that an ionic liquid or gel gate dielectric provides highly reliable and low-voltage operation with IGZO TFTs. Furthermore, high-density carrier accumulation helps improve the TFT characteristics and reliability, and it is highly relevant to the electronic phase control of oxide materials and the degradation mechanism for organic–inorganic hybrid devices. PMID:26677773
Fujii, Mami N; Ishikawa, Yasuaki; Miwa, Kazumoto; Okada, Hiromi; Uraoka, Yukiharu; Ono, Shimpei
2015-12-18
The use of indium-gallium-zinc oxide (IGZO) has paved the way for high-resolution uniform displays or integrated circuits with transparent and flexible devices. However, achieving highly reliable devices that use IGZO for low-temperature processes remains a technological challenge. We propose the use of IGZO thin-film transistors (TFTs) with an ionic-liquid gate dielectric in order to achieve high-density carrier-accumulated IGZO TFTs with high reliability, and we discuss a distinctive mechanism for the degradation of this organic-inorganic hybrid device under long-term electrical stress. Our results demonstrated that an ionic liquid or gel gate dielectric provides highly reliable and low-voltage operation with IGZO TFTs. Furthermore, high-density carrier accumulation helps improve the TFT characteristics and reliability, and it is highly relevant to the electronic phase control of oxide materials and the degradation mechanism for organic-inorganic hybrid devices.
Integrated Electrode Arrays for Neuro-Prosthetic Implants
NASA Technical Reports Server (NTRS)
Brandon, Erik; Mojarradi, Mohammede
2003-01-01
Arrays of electrodes integrated with chip-scale packages and silicon-based integrated circuits have been proposed for use as medical electronic implants, including neuro-prosthetic devices that might be implanted in brains of patients who suffer from strokes, spinal-cord injuries, or amyotrophic lateral sclerosis. The electrodes of such a device would pick up signals from neurons in the cerebral cortex, and the integrated circuit would perform acquisition and preprocessing of signal data. The output of the integrated circuit could be used to generate, for example, commands for a robotic arm. Electrode arrays capable of acquiring electrical signals from neurons already exist, but heretofore, there has been no convenient means to integrate these arrays with integrated-circuit chips. Such integration is needed in order to eliminate the need for the extensive cabling now used to pass neural signals to data-acquisition and -processing equipment outside the body. The proposed integration would enable progress toward neuro-prostheses that would be less restrictive of patients mobility. An array of electrodes would comprise a set of thin wires of suitable length and composition protruding from and supported by a fine-pitch micro-ball grid array or chip-scale package (see figure). The associated integrated circuit would be mounted on the package face opposite the probe face, using the solder bumps (the balls of the ball grid array) to make the electrical connections between the probes and the input terminals of the integrated circuit. The key innovation is the insertion of probe wires of the appropriate length and material into the solder bumps through a reflow process, thereby fixing the probes in place and electrically connecting them with the integrated circuit. The probes could be tailored to any distribution of lengths and made of any suitable metal that could be drawn into fine wires. Furthermore, the wires could be coated with an insulating layer using anodization or other processes, to achieve the correct electrical impedance. The probe wires and the packaging materials must be biocompatible using such materials as lead-free solders. For protection, the chip and package can be coated with parylene.
1991-12-01
the cartesian coordinate system, ( hkl ) is the general mathematical representation for a crystal plane. The planar densities of a crystal and the...furnace’s temperature was pre-equilibrated to the pre- set oxidation temperature of 1075 °C. Oxygen was bubbled through DIW at 95 °C to promote the growth...to the pre-set oxidation temperature of 1075 °C. An oxygen flow was initiated at 1 liter per minute to realize a high quality, dry SiO 2 thin-film on
Silicon Carbide Integrated Circuit Chip
2015-02-17
A multilevel interconnect silicon carbide integrated circuit chip with co-fired ceramic package and circuit board recently developed at the NASA GRC Smart Sensors and Electronics Systems Branch for high temperature applications. High temperature silicon carbide electronics and compatible packaging technologies are elements of instrumentation for aerospace engine control and long term inner-solar planet explorations.
Design of a front-end integrated circuit for 3D acoustic imaging using 2D CMUT arrays.
Ciçek, Ihsan; Bozkurt, Ayhan; Karaman, Mustafa
2005-12-01
Integration of front-end electronics with 2D capacitive micromachined ultrasonic transducer (CMUT) arrays has been a challenging issue due to the small element size and large channel count. We present design and verification of a front-end drive-readout integrated circuit for 3D ultrasonic imaging using 2D CMUT arrays. The circuit cell dedicated to a single CMUT array element consists of a high-voltage pulser and a low-noise readout amplifier. To analyze the circuit cell together with the CMUT element, we developed an electrical CMUT model with parameters derived through finite element analysis, and performed both the pre- and postlayout verification. An experimental chip consisting of 4 X 4 array of the designed circuit cells, each cell occupying a 200 X 200 microm2 area, was formed for the initial test studies and scheduled for fabrication in 0.8 microm, 50 V CMOS technology. The designed circuit is suitable for integration with CMUT arrays through flip-chip bonding and the CMUT-on-CMOS process.
Liu, Guanxiong; Debnath, Bishwajit; Pope, Timothy R; Salguero, Tina T; Lake, Roger K; Balandin, Alexander A
2016-10-01
The charge-density-wave (CDW) phase is a macroscopic quantum state consisting of a periodic modulation of the electronic charge density accompanied by a periodic distortion of the atomic lattice in quasi-1D or layered 2D metallic crystals. Several layered transition metal dichalcogenides, including 1T-TaSe 2 , 1T-TaS 2 and 1T-TiSe 2 exhibit unusually high transition temperatures to different CDW symmetry-reducing phases. These transitions can be affected by the environmental conditions, film thickness and applied electric bias. However, device applications of these intriguing systems at room temperature or their integration with other 2D materials have not been explored. Here, we demonstrate room-temperature current switching driven by a voltage-controlled phase transition between CDW states in films of 1T-TaS 2 less than 10 nm thick. We exploit the transition between the nearly commensurate and the incommensurate CDW phases, which has a transition temperature of 350 K and gives an abrupt change in current accompanied by hysteresis. An integrated graphene transistor provides a voltage-tunable, matched, low-resistance load enabling precise voltage control of the circuit. The 1T-TaS 2 film is capped with hexagonal boron nitride to provide protection from oxidation. The integration of these three disparate 2D materials in a way that exploits the unique properties of each yields a simple, miniaturized, voltage-controlled oscillator suitable for a variety of practical applications.
Electronic Switch Arrays for Managing Microbattery Arrays
NASA Technical Reports Server (NTRS)
Mojarradi, Mohammad; Alahmad, Mahmoud; Sukumar, Vinesh; Zghoul, Fadi; Buck, Kevin; Hess, Herbert; Li, Harry; Cox, David
2008-01-01
Integrated circuits have been invented for managing the charging and discharging of such advanced miniature energy-storage devices as planar arrays of microscopic energy-storage elements [typically, microscopic electrochemical cells (microbatteries) or microcapacitors]. The architecture of these circuits enables implementation of the following energy-management options: dynamic configuration of the elements of an array into a series or parallel combination of banks (subarrarys), each array comprising a series of parallel combination of elements; direct addressing of individual banks for charging/or discharging; and, disconnection of defective elements and corresponding reconfiguration of the rest of the array to utilize the remaining functional elements to obtain the desited voltage and current performance. An integrated circuit according to the invention consists partly of a planar array of field-effect transistors that function as switches for routing electric power among the energy-storage elements, the power source, and the load. To connect the energy-storage elements to the power source for charging, a specific subset of switches is closed; to connect the energy-storage elements to the load for discharging, a different specific set of switches is closed. Also included in the integrated circuit is circuitry for monitoring and controlling charging and discharging. The control and monitoring circuitry, the switching transistors, and interconnecting metal lines are laid out on the integrated-circuit chip in a pattern that registers with the array of energy-storage elements. There is a design option to either (1) fabricate the energy-storage elements in the corresponding locations on, and as an integral part of, this integrated circuit; or (2) following a flip-chip approach, fabricate the array of energy-storage elements on a separate integrated-circuit chip and then align and bond the two chips together.
Inkjet printed circuits based on ambipolar and p-type carbon nanotube thin-film transistors
Kim, Bongjun; Geier, Michael L.; Hersam, Mark C.; Dodabalapur, Ananth
2017-01-01
Ambipolar and p-type single-walled carbon nanotube (SWCNT) thin-film transistors (TFTs) are reliably integrated into various complementary-like circuits on the same substrate by inkjet printing. We describe the fabrication and characteristics of inverters, ring oscillators, and NAND gates based on complementary-like circuits fabricated with such TFTs as building blocks. We also show that complementary-like circuits have potential use as chemical sensors in ambient conditions since changes to the TFT characteristics of the p-channel TFTs in the circuit alter the overall operating characteristics of the circuit. The use of circuits rather than individual devices as sensors integrates sensing and signal processing functions, thereby simplifying overall system design. PMID:28145438
Impact of VLSI/VHSIC on satellite on-board signal processing
NASA Astrophysics Data System (ADS)
Aanstoos, J. V.; Ruedger, W. H.; Snyder, W. E.; Kelly, W. L.
Forecasted improvements in IC fabrication techniques, such as the use of X-ray lithography, are expected to yield submicron circuit feature sizes within the decade of the 1980s. As dimensions decrease, reliability, cost, speed, power consumption and density improvements will be realized which have a significant impact on the capabilities of onboard spacecraft signal processing functions. This will in turn result in increases of the intelligence that may be deployed on spaceborne remote sensing platforms. Among programs oriented toward such goals are the silicon-based Very High Speed Integrated Circuit (VHSIC) researches sponsored by the U.S. Department of Defense, and efforts toward the development of GaAs devices which will compete with silicon VLSI technology for future applications. GaAs has an electron mobility which is five to six times that of silicon, and promises commensurate computation speed increases under low field conditions.
Maxa, Jacob; Novikov, Andrej; Nowottnick, Mathias
2017-01-01
Modern high power electronics devices consists of a large amount of integrated circuits for switching and supply applications. Beside the benefits, the technology exhibits the problem of an ever increasing power density. Nowadays, heat sinks that are directly mounted on a device, are used to reduce the on-chip temperature and dissipate the thermal energy to the environment. This paper presents a concept of a composite coating for electronic components on printed circuit boards or electronic assemblies that is able to buffer a certain amount of thermal energy, dissipated from a device. The idea is to suppress temperature peaks in electronic components during load peaks or electronic shorts, which otherwise could damage or destroy the device, by using a phase change material to buffer the thermal energy. The phase change material coating could be directly applied on the chip package or the PCB using different mechanical retaining jigs.
Suh, Sungho; Itoh, Shinya; Aoyama, Satoshi; Kawahito, Shoji
2010-01-01
For low-noise complementary metal-oxide-semiconductor (CMOS) image sensors, the reduction of pixel source follower noises is becoming very important. Column-parallel high-gain readout circuits are useful for low-noise CMOS image sensors. This paper presents column-parallel high-gain signal readout circuits, correlated multiple sampling (CMS) circuits and their noise reduction effects. In the CMS, the gain of the noise cancelling is controlled by the number of samplings. It has a similar effect to that of an amplified CDS for the thermal noise but is a little more effective for 1/f and RTS noises. Two types of the CMS with simple integration and folding integration are proposed. In the folding integration, the output signal swing is suppressed by a negative feedback using a comparator and one-bit D-to-A converter. The CMS circuit using the folding integration technique allows to realize a very low-noise level while maintaining a wide dynamic range. The noise reduction effects of their circuits have been investigated with a noise analysis and an implementation of a 1Mpixel pinned photodiode CMOS image sensor. Using 16 samplings, dynamic range of 59.4 dB and noise level of 1.9 e(-) for the simple integration CMS and 75 dB and 2.2 e(-) for the folding integration CMS, respectively, are obtained.
Computer aided design of monolithic microwave and millimeter wave integrated circuits and subsystems
NASA Astrophysics Data System (ADS)
Ku, Walter H.
1989-05-01
The objectives of this research are to develop analytical and computer aided design techniques for monolithic microwave and millimeter wave integrated circuits (MMIC and MIMIC) and subsystems and to design and fabricate those ICs. Emphasis was placed on heterojunction-based devices, especially the High Electron Mobility Transition (HEMT), for both low noise and medium power microwave and millimeter wave applications. Circuits to be considered include monolithic low noise amplifiers, power amplifiers, and distributed and feedback amplifiers. Interactive computer aided design programs were developed, which include large signal models of InP MISFETs and InGaAs HEMTs. Further, a new unconstrained optimization algorithm POSM was developed and implemented in the general Analysis and Design program for Integrated Circuit (ADIC) for assistance in the design of largesignal nonlinear circuits.
Development, Integration and Testing of Automated Triggering Circuit for Hybrid DC Circuit Breaker
NASA Astrophysics Data System (ADS)
Kanabar, Deven; Roy, Swati; Dodiya, Chiragkumar; Pradhan, Subrata
2017-04-01
A novel concept of Hybrid DC circuit breaker having combination of mechanical switch and static switch provides arc-less current commutation into the dump resistor during quench in superconducting magnet operation. The triggering of mechanical and static switches in Hybrid DC breaker can be automatized which can effectively reduce the overall current commutation time of hybrid DC circuit breaker and make the operation independent of opening time of mechanical switch. With this view, a dedicated control circuit (auto-triggering circuit) has been developed which can decide the timing and pulse duration for mechanical switch as well as static switch from the operating parameters. This circuit has been tested with dummy parameters and thereafter integrated with the actual test set up of hybrid DC circuit breaker. This paper deals with the conceptual design of the auto-triggering circuit, its control logic and operation. The test results of Hybrid DC circuit breaker using this circuit have also been discussed.
Hybrid integrated biological-solid-state system powered with adenosine triphosphate.
Roseman, Jared M; Lin, Jianxun; Ramakrishnan, Siddharth; Rosenstein, Jacob K; Shepard, Kenneth L
2015-12-07
There is enormous potential in combining the capabilities of the biological and the solid state to create hybrid engineered systems. While there have been recent efforts to harness power from naturally occurring potentials in living systems in plants and animals to power complementary metal-oxide-semiconductor integrated circuits, here we report the first successful effort to isolate the energetics of an electrogenic ion pump in an engineered in vitro environment to power such an artificial system. An integrated circuit is powered by adenosine triphosphate through the action of Na(+)/K(+) adenosine triphosphatases in an integrated in vitro lipid bilayer membrane. The ion pumps (active in the membrane at numbers exceeding 2 × 10(6) mm(-2)) are able to sustain a short-circuit current of 32.6 pA mm(-2) and an open-circuit voltage of 78 mV, providing for a maximum power transfer of 1.27 pW mm(-2) from a single bilayer. Two series-stacked bilayers provide a voltage sufficient to operate an integrated circuit with a conversion efficiency of chemical to electrical energy of 14.9%.
Triggerable electro-optic amplitude modulator bias stabilizer for integrated optical devices
Conder, A.D.; Haigh, R.E.; Hugenberg, K.F.
1995-09-26
An improved Mach-Zehnder integrated optical electro-optic modulator is achieved by application and incorporation of a DC bias box containing a laser synchronized trigger circuit, a DC ramp and hold circuit, a modulator transfer function negative peak detector circuit, and an adjustable delay circuit. The DC bias box ramps the DC bias along the transfer function curve to any desired phase or point of operation at which point the RF modulation takes place. 7 figs.
Triggerable electro-optic amplitude modulator bias stabilizer for integrated optical devices
Conder, Alan D.; Haigh, Ronald E.; Hugenberg, Keith F.
1995-01-01
An improved Mach-Zehnder integrated optical electro-optic modulator is achieved by application and incorporation of a DC bias box containing a laser synchronized trigger circuit, a DC ramp and hold circuit, a modulator transfer function negative peak detector circuit, and an adjustable delay circuit. The DC bias box ramps the DC bias along the transfer function curve to any desired phase or point of operation at which point the RF modulation takes place.
Cost optimization in low volume VLSI circuits
NASA Technical Reports Server (NTRS)
Cook, K. B., Jr.; Kerns, D. V., Jr.
1982-01-01
The relationship of integrated circuit (IC) cost to electronic system cost is developed using models for integrated circuit cost which are based on design/fabrication approach. Emphasis is on understanding the relationship between cost and volume for custom circuits suitable for NASA applications. In this report, reliability is a major consideration in the models developed. Results are given for several typical IC designs using off the shelf, full custom, and semicustom IC's with single and double level metallization.
Gated integrator with signal baseline subtraction
Wang, X.
1996-12-17
An ultrafast, high precision gated integrator includes an opamp having differential inputs. A signal to be integrated is applied to one of the differential inputs through a first input network, and a signal indicative of the DC offset component of the signal to be integrated is applied to the other of the differential inputs through a second input network. A pair of electronic switches in the first and second input networks define an integrating period when they are closed. The first and second input networks are substantially symmetrically constructed of matched components so that error components introduced by the electronic switches appear symmetrically in both input circuits and, hence, are nullified by the common mode rejection of the integrating opamp. The signal indicative of the DC offset component is provided by a sample and hold circuit actuated as the integrating period begins. The symmetrical configuration of the integrating circuit improves accuracy and speed by balancing out common mode errors, by permitting the use of high speed switching elements and high speed opamps and by permitting the use of a small integrating time constant. The sample and hold circuit substantially eliminates the error caused by the input signal baseline offset during a single integrating window. 5 figs.
Gated integrator with signal baseline subtraction
Wang, Xucheng
1996-01-01
An ultrafast, high precision gated integrator includes an opamp having differential inputs. A signal to be integrated is applied to one of the differential inputs through a first input network, and a signal indicative of the DC offset component of the signal to be integrated is applied to the other of the differential inputs through a second input network. A pair of electronic switches in the first and second input networks define an integrating period when they are closed. The first and second input networks are substantially symmetrically constructed of matched components so that error components introduced by the electronic switches appear symmetrically in both input circuits and, hence, are nullified by the common mode rejection of the integrating opamp. The signal indicative of the DC offset component is provided by a sample and hold circuit actuated as the integrating period begins. The symmetrical configuration of the integrating circuit improves accuracy and speed by balancing out common mode errors, by permitting the use of high speed switching elements and high speed opamps and by permitting the use of a small integrating time constant. The sample and hold circuit substantially eliminates the error caused by the input signal baseline offset during a single integrating window.
Maeng, Jimin; Meng, Chuizhou; Irazoqui, Pedro P
2015-02-01
We present wafer-scale integrated micro-supercapacitors on an ultrathin and highly flexible parylene platform, as progress toward sustainably powering biomedical microsystems suitable for implantable and wearable applications. All-solid-state, low-profile (<30 μm), and high-density (up to ~500 μF/mm(2)) micro-supercapacitors are formed on an ultrathin (~20 μm) freestanding parylene film by a wafer-scale parylene packaging process in combination with a polyaniline (PANI) nanowire growth technique assisted by surface plasma treatment. These micro-supercapacitors are highly flexible and shown to be resilient toward flexural stress. Further, direct integration of micro-supercapacitors into a radio frequency (RF) rectifying circuit is achieved on a single parylene platform, yielding a complete RF energy harvesting microsystem. The system discharging rate is shown to improve by ~17 times in the presence of the integrated micro-supercapacitors. This result suggests that the integrated micro-supercapacitor technology described herein is a promising strategy for sustainably powering biomedical microsystems dedicated to implantable and wearable applications.
Aikio, Sanna; Hiltunen, Jussi; Hiitola-Keinänen, Johanna; Hiltunen, Marianne; Kontturi, Ville; Siitonen, Samuli; Puustinen, Jarkko; Karioja, Pentti
2016-02-08
Flexible photonic integrated circuit technology is an emerging field expanding the usage possibilities of photonics, particularly in sensor applications, by enabling the realization of conformable devices and introduction of new alternative production methods. Here, we demonstrate that disposable polymeric photonic integrated circuit devices can be produced in lengths of hundreds of meters by ultra-high volume roll-to-roll methods on a flexible carrier. Attenuation properties of hundreds of individual devices were measured confirming that waveguides with good and repeatable performance were fabricated. We also demonstrate the applicability of the devices for the evanescent wave sensing of ambient refractive index. The production of integrated photonic devices using ultra-high volume fabrication, in a similar manner as paper is produced, may inherently expand methods of manufacturing low-cost disposable photonic integrated circuits for a wide range of sensor applications.
Package for integrated optic circuit and method
Kravitz, Stanley H.; Hadley, G. Ronald; Warren, Mial E.; Carson, Richard F.; Armendariz, Marcelino G.
1998-01-01
A structure and method for packaging an integrated optic circuit. The package comprises a first wall having a plurality of microlenses formed therein to establish channels of optical communication with an integrated optic circuit within the package. A first registration pattern is provided on an inside surface of one of the walls of the package for alignment and attachment of the integrated optic circuit. The package in one embodiment may further comprise a fiber holder for aligning and attaching a plurality of optical fibers to the package and extending the channels of optical communication to the fibers outside the package. In another embodiment, a fiber holder may be used to hold the fibers and align the fibers to the package. The fiber holder may be detachably connected to the package.
Method and apparatus for in-system redundant array repair on integrated circuits
Bright, Arthur A [Croton-on-Hudson, NY; Crumley, Paul G [Yorktown Heights, NY; Dombrowa, Marc B [Bronx, NY; Douskey, Steven M [Rochester, MN; Haring, Rudolf A [Cortlandt Manor, NY; Oakland, Steven F [Colchester, VT; Ouellette, Michael R [Westford, VT; Strissel, Scott A [Byron, MN
2008-07-29
Disclosed is a method of repairing an integrated circuit of the type comprising of a multitude of memory arrays and a fuse box holding control data for controlling redundancy logic of the arrays. The method comprises the steps of providing the integrated circuit with a control data selector for passing the control data from the fuse box to the memory arrays; providing a source of alternate control data, external of the integrated circuit; and connecting the source of alternate control data to the control data selector. The method comprises the further step of, at a given time, passing the alternate control data from the source thereof, through the control data selector and to the memory arrays to control the redundancy logic of the memory arrays.
Method and apparatus for in-system redundant array repair on integrated circuits
Bright, Arthur A [Croton-on-Hudson, NY; Crumley, Paul G [Yorktown Heights, NY; Dombrowa, Marc B [Bronx, NY; Douskey, Steven M [Rochester, MN; Haring, Rudolf A [Cortlandt Manor, NY; Oakland, Steven F [Colchester, VT; Ouellette, Michael R [Westford, VT; Strissel, Scott A [Byron, MN
2008-07-08
Disclosed is a method of repairing an integrated circuit of the type comprising of a multitude of memory arrays and a fuse box holding control data for controlling redundancy logic of the arrays. The method comprises the steps of providing the integrated circuit with a control data selector for passing the control data from the fuse box to the memory arrays; providing a source of alternate control data, external of the integrated circuit; and connecting the source of alternate control data to the control data selector. The method comprises the further step of, at a given time, passing the alternate control data from the source thereof, through the control data selector and to the memory arrays to control the redundancy logic of the memory arrays.
Method and apparatus for in-system redundant array repair on integrated circuits
Bright, Arthur A.; Crumley, Paul G.; Dombrowa, Marc B.; Douskey, Steven M.; Haring, Rudolf A.; Oakland, Steven F.; Ouellette, Michael R.; Strissel, Scott A.
2007-12-18
Disclosed is a method of repairing an integrated circuit of the type comprising of a multitude of memory arrays and a fuse box holding control data for controlling redundancy logic of the arrays. The method comprises the steps of providing the integrated circuit with a control data selector for passing the control data from the fuse box to the memory arrays; providing a source of alternate control data, external of the integrated circuit; and connecting the source of alternate control data to the control data selector. The method comprises the further step of, at a given time, passing the alternate control data from the source thereof, through the control data selector and to the memory arrays to control the redundancy logic of the memory arrays.
Package for integrated optic circuit and method
Kravitz, S.H.; Hadley, G.R.; Warren, M.E.; Carson, R.F.; Armendariz, M.G.
1998-08-04
A structure and method are disclosed for packaging an integrated optic circuit. The package comprises a first wall having a plurality of microlenses formed therein to establish channels of optical communication with an integrated optic circuit within the package. A first registration pattern is provided on an inside surface of one of the walls of the package for alignment and attachment of the integrated optic circuit. The package in one embodiment may further comprise a fiber holder for aligning and attaching a plurality of optical fibers to the package and extending the channels of optical communication to the fibers outside the package. In another embodiment, a fiber holder may be used to hold the fibers and align the fibers to the package. The fiber holder may be detachably connected to the package. 6 figs.
Silica Integrated Optical Circuits Based on Glass Photosensitivity
NASA Technical Reports Server (NTRS)
Abushagur, Mustafa A. G.
1999-01-01
Integrated optical circuits play a major rule in the new photonics technology both in communication and sensing due to their small size and compatibility with integrated circuits. Currently integrated optical circuits (IOCs) are fabricated using similar manufacturing to those used in the semiconductor industry. In this study we are considering a new technique to fabricate IOCs which does not require layers of photolithography, depositing and etching. This method is based on the photosensitivity of germanosilicate glasses. Waveguides and other IOC devises can be patterned in these glasses by exposing them using UV lasers. This exposure by UV light changes the index of refraction of the germanosilicate glass. This technique enjoys both the simplicity and flexibility of design and fabrication with also the potential of being fast and low cost.
NASA Astrophysics Data System (ADS)
Fukuda, M.; Ota, M.; Sumimura, A.; Okahisa, S.; Ito, M.; Ishii, Y.; Ishiyama, T.
2017-05-01
A plasmonic integrated circuit configuration comprising plasmonic and electronic components is presented and the feasibility for high-speed signal processing applications is discussed. In integrated circuits, plasmonic signals transmit data at high transfer rates with light velocity. Plasmonic and electronic components such as wavelength-divisionmultiplexing (WDM) networks comprising metal wires, plasmonic multiplexers/demultiplexers, and crossing metal wires are connected via plasmonic waveguides on the nanometer or micrometer scales. To merge plasmonic and electronic components, several types of plasmonic components were developed. To ensure that the plasmonic components could be easily fabricated and monolithically integrated onto a silicon substrate using silicon complementary metal-oxide-semiconductor (CMOS)-compatible processes, the components were fabricated on a Si substrate and made from silicon, silicon oxides, and metal; no other materials were used in the fabrication. The plasmonic components operated in the 1300- and 1550-nm-wavelength bands, which are typically employed in optical fiber communication systems. The plasmonic logic circuits were formed by patterning a silicon oxide film on a metal film, and the operation as a half adder was confirmed. The computed plasmonic signals can propagate through the plasmonic WDM networks and be connected to electronic integrated circuits at high data-transfer rates.
ERIC Educational Resources Information Center
Lin, Wei-Liang; Cheng, Wang-Chuan; Wu, Chen-Hao; Wu, Hai-Ming; Wu, Chang-Yu; Ho, Kuan-Hsuan; Chan, Chueh-An
2010-01-01
This work describes a novel, first-year graduate-level analog integrated circuit (IC) design course. The course teaches students analog circuit design; an external manufacturer then produces their designs in three different silicon chips. The students, working in pairs, then test these chips to verify their success. All work is completed within…
Exchange circuits for FASTBUS slaves
DOE Office of Scientific and Technical Information (OSTI.GOV)
Bratskii, A.A.; Matseev, M.Y.; Rybakov, V.G.
1985-09-01
This paper describes general-purpose circuits for FASTBUS interfacing of the functional part of a slave device. The circuits contain buffered receivers and transmitters, addressrecognition and data-transfer logic, and the required control/status registers. The described circuits are implemented with series-K500 integrated circuits.
SDN architecture for optical packet and circuit integrated networks
NASA Astrophysics Data System (ADS)
Furukawa, Hideaki; Miyazawa, Takaya
2016-02-01
We have been developing an optical packet and circuit integrated (OPCI) network, which realizes dynamic optical path, high-density packet multiplexing, and flexible wavelength resource allocation. In the OPCI networks, a best-effort service and a QoS-guaranteed service are provided by employing optical packet switching (OPS) and optical circuit switching (OCS) respectively, and users can select these services. Different wavelength resources are assigned for OPS and OCS links, and the amount of their wavelength resources are dynamically changed in accordance with the service usage conditions. To apply OPCI networks into wide-area (core/metro) networks, we have developed an OPCI node with a distributed control mechanism. Moreover, our OPCI node works with a centralized control mechanism as well as a distributed one. It is therefore possible to realize SDN-based OPCI networks, where resource requests and a centralized configuration are carried out. In this paper, we show our SDN architecture for an OPS system that configures mapping tables between IP addresses and optical packet addresses and switching tables according to the requests from multiple users via a web interface. While OpenFlow-based centralized control protocol is coming into widespread use especially for single-administrative, small-area (LAN/data-center) networks. Here, we also show an interworking mechanism between OpenFlow-based networks (OFNs) and the OPCI network for constructing a wide-area network, and a control method of wavelength resource selection to automatically transfer diversified flows from OFNs to the OPCI network.
NASA Astrophysics Data System (ADS)
Brusberg, Lars; Neitz, Marcel; Schröder, Henning; Fricke-Begemann, Thomas; Ihlemann, Jürgen
2014-03-01
The future need for more bandwidth forces the development of optical transmission solutions for rack-to-rack, boardto- board and chip-to-chip interconnects. The goals are significant reduction of power consumption, highest density and potential for bandwidth scalability to overcome the limitations of the systems today with mostly copper based interconnects. For system integration the enabling of thin glass as a substrate material for electro-optical components with integrated micro-optics for efficient light coupling to integrated optical waveguides or fibers is becoming important. Our glass based packaging approach merges micro-system packaging and glass integrated optics. This kind of packaging consists of a thin glass substrate with integrated micro lenses providing a platform for photonic component assembly and optical fiber or waveguide interconnection. Thin glass is commercially available in panel and wafer size and characterizes excellent optical and high frequency properties. That makes it perfect for microsystem packaging. A suitable micro lens approach has to be comparable with different commercial glasses and withstand post-processing like soldering. A benefit of using laser ablated Fresnel lenses is the planar integration capability in the substrate for highest integration density. In the paper we introduce our glass based packaging concept and the Fresnel lens design for different scenarios like chip-to-fiber, chip-to-optical-printed-circuit-board coupling. Based on the design the Fresnel lenses were fabricated by using a 157 nm fluorine laser ablation system.
Choi, Hyekyoung; Song, Jung Hoon; Jang, Jihoon; Mai, Xuan Dung; Kim, Sungwoo; Jeong, Sohee
2015-11-07
We fabricated heterojunction solar cells with PbSe/PbS core shell quantum dots and studied the precisely controlled PbS shell thickness dependency in terms of optical properties, electronic structure, and solar cell performances. When the PbS shell thickness increases, the short circuit current density (JSC) increases from 6.4 to 11.8 mA cm(-2) and the fill factor (FF) enhances from 30 to 49% while the open circuit voltage (VOC) remains unchanged at 0.46 V even with the decreased effective band gap. We found that the Fermi level and the valence band maximum level remain unchanged in both the PbSe core and PbSe/PbS core/shell with a less than 1 nm thick PbS shell as probed via ultraviolet photoelectron spectroscopy (UPS). The PbS shell reduces their surface trap density as confirmed by relative quantum yield measurements. Consequently, PbS shell formation on the PbSe core mitigates the trade-off relationship between the open circuit voltage and the short circuit current density. Finally, under the optimized conditions, the PbSe core with a 0.9 nm thick shell yielded a power conversion efficiency of 6.5% under AM 1.5.
Renard, Charles; Molière, Timothée; Cherkashin, Nikolay; Alvarez, José; Vincent, Laetitia; Jaffré, Alexandre; Hallais, Géraldine; Connolly, James Patrick; Mencaraglia, Denis; Bouchier, Daniel
2016-05-04
Interest in the heteroepitaxy of GaAs on Si has never failed in the last years due to the potential for monolithic integration of GaAs-based devices with Si integrated circuits. But in spite of this effort, devices fabricated from them still use homo-epitaxy only. Here we present an epitaxial technique based on the epitaxial lateral overgrowth of micrometer scale GaAs crystals on a thin SiO2 layer from nanoscale Si seeds. This method permits the integration of high quality and defect-free crystalline GaAs on Si substrate and provides active GaAs/Si heterojunctions with efficient carrier transport through the thin SiO2 layer. The nucleation from small width openings avoids the emission of misfit dislocations and the formation of antiphase domains. With this method, we have experimentally demonstrated for the first time a monolithically integrated GaAs/Si diode with high current densities of 10 kA.cm(-2) for a forward bias of 3.7 V. This epitaxial technique paves the way to hybrid III-V/Si devices that are free from lattice-matching restrictions, and where silicon not only behaves as a substrate but also as an active medium.
In situ fabricated 3D micro-lenses for photonic integrated circuits.
Thomas, R; Li, J; Ladak, Sam; Barrow, D; Smowton, P M
2018-05-14
Aspheric astigmatic polymer micro-lenses were fabricated directly onto photonic integrated circuits using two-photon lithography. We observed a 12.6 dB improvement in the free space coupling efficiency between integrated ridge laser pairs with micro-lenses to those without.
Multipurpose instrumentation cable provides integral thermocouple circuit
NASA Technical Reports Server (NTRS)
Zellner, G.
1967-01-01
Multipurpose cable with an integral thermocouple circuit measures strain, vibration, pressure, throughout a wide temperature range. This cable reduces bulky and complex circuitry by eliminating separate thermocouples for each transducer.
Multi-channel detector readout method and integrated circuit
Moses, William W.; Beuville, Eric; Pedrali-Noy, Marzio
2006-12-12
An integrated circuit which provides multi-channel detector readout from a detector array. The circuit receives multiple signals from the elements of a detector array and compares the sampled amplitudes of these signals against a noise-floor threshold and against one another. A digital signal is generated which corresponds to the location of the highest of these signal amplitudes which exceeds the noise floor threshold. The digital signal is received by a multiplexing circuit which outputs an analog signal corresponding the highest of the input signal amplitudes. In addition a digital control section provides for programmatic control of the multiplexer circuit, amplifier gain, amplifier reset, masking selection, and test circuit functionality on each input thereof.
Multi-channel detector readout method and integrated circuit
Moses, William W.; Beuville, Eric; Pedrali-Noy, Marzio
2004-05-18
An integrated circuit which provides multi-channel detector readout from a detector array. The circuit receives multiple signals from the elements of a detector array and compares the sampled amplitudes of these signals against a noise-floor threshold and against one another. A digital signal is generated which corresponds to the location of the highest of these signal amplitudes which exceeds the noise floor threshold. The digital signal is received by a multiplexing circuit which outputs an analog signal corresponding the highest of the input signal amplitudes. In addition a digital control section provides for programmatic control of the multiplexer circuit, amplifier gain, amplifier reset, masking selection, and test circuit functionality on each input thereof.
Investigation for connecting waveguide in off-planar integrated circuits.
Lin, Jie; Feng, Zhifang
2017-09-01
The transmission properties of a vertical waveguide connected by different devices in off-planar integrated circuits are designed, investigated, and analyzed in detail by the finite-difference time-domain method. The results show that both guide bandwidth and transmission efficiency can be adjusted effectively by shifting the vertical waveguide continuously. Surprisingly, the wide guide band (0.385[c/a]∼0.407[c/a]) and well transmission (-6 dB) are observed simultaneously in several directions when the vertical waveguide is located at a specific location. The results are very important for all-optical integrated circuits, especially in compact integration.
Chin, Alan; Keshavarz, Majid; Wang, Qi
2018-04-13
Although texturing of the transparent electrode of thin-film solar cells has long been used to enhance light absorption via light trapping, such texturing has involved low aspect ratio features. With the recent development of nanotechnology, nanostructured substrates enable improved light trapping and enhanced optical absorption via resonances, a process known as photon management, in thin-film solar cells. Despite the progress made in the development of photon management in thin-film solar cells using nanostructures substrates, the structural integrity of the thin-film solar cells deposited onto such nanostructured substrates is rarely considered. Here, we report the observation of the reduction in themore » open circuit voltage of amorphous silicon solar cells deposited onto a nanostructured substrate with increasing areal number density of high aspect ratio structures. For a nanostructured substrate with the areal number density of such nanostructures increasing in correlation with the distance from one edge of the substrate, a correlation between the open circuit voltage reduction and the increase of the areal number density of high aspect ratio nanostructures of the front electrode of the small-size amorphous silicon solar cells deposited onto different regions of the substrate with graded nanostructure density indicates the effect of the surface morphology on the material quality, i.e., a trade-off between photon management efficacy and material quality. Lastly, this observed trade-off highlights the importance of optimizing the morphology of the nanostructured substrate to ensure conformal deposition of the thin-film solar cell.« less
DOE Office of Scientific and Technical Information (OSTI.GOV)
Chin, Alan; Keshavarz, Majid; Wang, Qi
Although texturing of the transparent electrode of thin-film solar cells has long been used to enhance light absorption via light trapping, such texturing has involved low aspect ratio features. With the recent development of nanotechnology, nanostructured substrates enable improved light trapping and enhanced optical absorption via resonances, a process known as photon management, in thin-film solar cells. Despite the progress made in the development of photon management in thin-film solar cells using nanostructures substrates, the structural integrity of the thin-film solar cells deposited onto such nanostructured substrates is rarely considered. Here, we report the observation of the reduction in themore » open circuit voltage of amorphous silicon solar cells deposited onto a nanostructured substrate with increasing areal number density of high aspect ratio structures. For a nanostructured substrate with the areal number density of such nanostructures increasing in correlation with the distance from one edge of the substrate, a correlation between the open circuit voltage reduction and the increase of the areal number density of high aspect ratio nanostructures of the front electrode of the small-size amorphous silicon solar cells deposited onto different regions of the substrate with graded nanostructure density indicates the effect of the surface morphology on the material quality, i.e., a trade-off between photon management efficacy and material quality. Lastly, this observed trade-off highlights the importance of optimizing the morphology of the nanostructured substrate to ensure conformal deposition of the thin-film solar cell.« less
Biobatteries and biofuel cells with biphenylated carbon nanotubes
NASA Astrophysics Data System (ADS)
Stolarczyk, Krzysztof; Kizling, Michał; Majdecka, Dominika; Żelechowska, Kamila; Biernat, Jan F.; Rogalski, Jerzy; Bilewicz, Renata
2014-03-01
Single-walled carbon nanotubes (SWCNTs) covalently biphenylated are used for the construction of cathodes in a flow biobattery and in flow biofuel cell. Zinc covered with a hopeite layer is the anode in the biobattery and glassy carbon electrode covered with bioconjugates of single-walled carbon nanotubes with glucose oxidase and catalase is the anode of the biofuel cell. The potentials of the electrodes are measured vs. the Ag/AgCl reference electrode under changing loads of the fuel cell/biobattery. The power density of the biobattery with biphenylated nanotubes at the cathode is ca. 0.6 mW cm-2 and the open circuit potential is ca. 1.6 V. In order to obtain larger power densities and voltages three biobatteries are connected in a series which leads to the open circuit potential of ca. 4.8 V and power density 2.1 mW cm-2 at 3.9 V under 100 kΩ load. The biofuel cell shows power densities of ca. 60 μW cm-2 at 20 kΩ external resistance but the open circuit potential for such biofuel cell is only 0.5 V. The biobattery showing significantly larger power densities and open circuit voltages are especially useful for testing novel cathodes and applications such as powering units for clocks and sensing devices.
Laser dynamics: The system dynamics and network theory of optoelectronic integrated circuit design
NASA Astrophysics Data System (ADS)
Tarng, Tom Shinming-T. K.
Laser dynamics is the system dynamics, communication and network theory for the design of opto-electronic integrated circuit (OEIC). Combining the optical network theory and optical communication theory, the system analysis and design for the OEIC fundamental building blocks is considered. These building blocks include the direct current modulation, inject light modulation, wideband filter, super-gain optical amplifier, E/O and O/O optical bistability and current-controlled optical oscillator. Based on the rate equations, the phase diagram and phase portrait analysis is applied to the theoretical studies and numerical simulation. The OEIC system design methodologies are developed for the OEIC design. Stimulating-field-dependent rate equations are used to model the line-width narrowing/broadening mechanism for the CW mode and frequency chirp of semiconductor lasers. The momentary spectra are carrier-density-dependent. Furthermore, the phase portrait analysis and the nonlinear refractive index is used to simulate the single mode frequency chirp. The average spectra of chaos, period doubling, period pulsing, multi-loops and analog modulation are generated and analyzed. The bifurcation-chirp design chart with modulation depth and modulation frequency as parameters is provided for design purpose.
Jung, Suk Won; Shin, Jong Yoon; Pi, Kilwha; Goo, Yong Sook; Cho, Dong-Il Dan
2016-12-01
This paper proposes a neural stimulation device integrated with a silicon nanowire (SiNW)-based photodetection circuit for the activation of neurons with light. The proposed device is comprised of a voltage divider and a current driver in which SiNWs are used as photodetector and field-effect transistors; it has the functions of detecting light, generating a stimulation signal in proportion to the light intensity, and transmitting the signal to a micro electrode. To show the applicability of the proposed neural stimulation device as a high-resolution retinal prosthesis system, a high-density neural stimulation device with a unit cell size of 110 × 110 μ m and a resolution of 32 × 32 was fabricated on a flexible film with a thickness of approximately 50 μm. Its effectiveness as a retinal stimulation device was then evaluated using a unit cell in an in vitro animal experiment involving the retinal tissue of retinal Degeneration 1 ( rd1 ) mice. Experiments wherein stimulation pulses were applied to the retinal tissues successfully demonstrate that the number of spikes in neural response signals increases in proportion to light intensity.
Integrated digital printing of flexible circuits for wireless sensing (Conference Presentation)
NASA Astrophysics Data System (ADS)
Mei, Ping; Whiting, Gregory L.; Schwartz, David E.; Ng, Tse Nga; Krusor, Brent S.; Ready, Steve E.; Daniel, George; Veres, Janos; Street, Bob
2016-09-01
Wireless sensing has broad applications in a wide variety of fields such as infrastructure monitoring, chemistry, environmental engineering and cold supply chain management. Further development of sensing systems will focus on achieving light weight, flexibility, low power consumption and low cost. Fully printed electronics provide excellent flexibility and customizability, as well as the potential for low cost and large area applications, but lack solutions for high-density, high-performance circuitry. Conventional electronics mounted on flexible printed circuit boards provide high performance but are not digitally fabricated or readily customizable. Incorporation of small silicon dies or packaged chips into a printed platform enables high performance without compromising flexibility or cost. At PARC, we combine high functionality c-Si CMOS and digitally printed components and interconnects to create an integrated platform that can read and process multiple discrete sensors. Our approach facilitates customization to a wide variety of sensors and user interfaces suitable for a broad range of applications including remote monitoring of health, structures and environment. This talk will describe several examples of printed wireless sensing systems. The technologies required for these sensor systems are a mix of novel sensors, printing processes, conventional microchips, flexible substrates and energy harvesting power solutions.
Photonic integrated circuits based on novel glass waveguides and devices
NASA Astrophysics Data System (ADS)
Zhang, Yaping; Zhang, Deng; Pan, Weijian; Rowe, Helen; Benson, Trevor; Loni, Armando; Sewell, Phillip; Furniss, David; Seddon, Angela B.
2006-04-01
Novel materials, micro-, nano-scale photonic devices, and 'photonic systems on a chip' have become important focuses for global photonics research and development. This interest is driven by the rapidly growing demand for broader bandwidth in optical communication networks, and higher connection density in the interconnection area, as well as a wider range of application areas in, for example, health care, environment monitoring and security. Taken together, chalcogenide, heavy metal fluoride and fluorotellurite glasses offer transmission from ultraviolet to mid-infrared, high optical non-linearity and the ability to include active dopants, offering the potential for developing optical components with a wide range of functionality. Moreover, using single-mode large cross-section glass-based waveguides as an optical integration platform is an elegant solution for the monolithic integration of optical components, in which the glass-based structures act both as waveguides and as an optical bench for integration. We have previously developed a array of techniques for making photonic integrated circuits and devices based on novel glasses. One is fibre-on-glass (FOG), in which the fibres can be doped with different active dopants and pressed onto a glass substrate with a different composition using low-temperature thermal bonding under mechanical compression. Another is hot-embossing, in which a silicon mould is placed on top of a glass sample, and hot-embossing is carried out by applying heat and pressure. In this paper the development of a fabrication technique that combines the FOG and hot-embossing procedures to good advantage is described. Simulation and experimental results are presented.
Fault tolerant system based on IDDQ testing
NASA Astrophysics Data System (ADS)
Guibane, Badi; Hamdi, Belgacem; Mtibaa, Abdellatif; Bensalem, Brahim
2018-06-01
Offline test is essential to ensure good manufacturing quality. However, for permanent or transient faults that occur during the use of the integrated circuit in an application, an online integrated test is needed as well. This procedure should ensure the detection and possibly the correction or the masking of these faults. This requirement of self-correction is sometimes necessary, especially in critical applications that require high security such as automotive, space or biomedical applications. We propose a fault-tolerant design for analogue and mixed-signal design complementary metal oxide (CMOS) circuits based on the quiescent current supply (IDDQ) testing. A defect can cause an increase in current consumption. IDDQ testing technique is based on the measurement of power supply current to distinguish between functional and failed circuits. The technique has been an effective testing method for detecting physical defects such as gate-oxide shorts, floating gates (open) and bridging defects in CMOS integrated circuits. An architecture called BICS (Built In Current Sensor) is used for monitoring the supply current (IDDQ) of the connected integrated circuit. If the measured current is not within the normal range, a defect is signalled and the system switches connection from the defective to a functional integrated circuit. The fault-tolerant technique is composed essentially by a double mirror built-in current sensor, allowing the detection of abnormal current consumption and blocks allowing the connection to redundant circuits, if a defect occurs. Spices simulations are performed to valid the proposed design.
Cascaded all-optical operations in a hybrid integrated 80-Gb/s logic circuit.
LeGrange, J D; Dinu, M; Sochor, T; Bollond, P; Kasper, A; Cabot, S; Johnson, G S; Kang, I; Grant, A; Kay, J; Jaques, J
2014-06-02
We demonstrate logic functionalities in a high-speed all-optical logic circuit based on differential Mach-Zehnder interferometers with semiconductor optical amplifiers as the nonlinear optical elements. The circuit, implemented by hybrid integration of the semiconductor optical amplifiers on a planar lightwave circuit platform fabricated in silica glass, can be flexibly configured to realize a variety of Boolean logic gates. We present both simulations and experimental demonstrations of cascaded all-optical operations for 80-Gb/s on-off keyed data.
A programmable heater control circuit for spacecraft
NASA Technical Reports Server (NTRS)
Nguyen, D. D.; Owen, J. W.; Smith, D. A.; Lewter, W. J.
1994-01-01
Spacecraft thermal control is accomplished for many components through use of multilayer insulation systems, electrical heaters, and radiator systems. The heaters are commanded to maintain component temperatures within design specifications. The programmable heater control circuit (PHCC) was designed to obtain an effective and efficient means of spacecraft thermal control. The hybrid circuit provides use of control instrumentation as temperature data, available to the spacecraft central data system, reprogramming capability of the local microprocessor during the spacecraft's mission, and the elimination of significant spacecraft wiring. The hybrid integrated circuit has a temperature sensing and conditioning circuit, a microprocessor, and a heater power and control circuit. The device is miniature and housed in a volume which allows physical integration with the component to be controlled. Applications might include alternate battery-powered logic-circuit configurations. A prototype unit with appropriate physical and functional interfaces was procured for testing. The physical functionality and the feasibility of fabrication of the hybrid integrated circuit were successfully verified. The remaining work to develop a flight-qualified device includes fabrication and testing of a Mil-certified part. An option for completing the PHCC flight qualification testing is to enter into a joint venture with industry.
NASA Astrophysics Data System (ADS)
Li, Guang; Chen, Xiaoshuang; Gao, Guandao
2014-02-01
In this work, we synthesized 3D Bi2S3 microspheres comprised of nanorods grown along the (211) facet on graphene sheets by a solvothermal route, and investigated its catalytic activities through I-V curves and conversion efficiency tests as the CE in DSSCs. Although the (211) facet has a large band gap for a Bi2S3 semiconductor, owing to the introduction of graphene into the system, its short-circuit current density, open-circuit voltage, fill factor, and efficiency were Jsc = 12.2 mA cm-2, Voc = 0.75 V, FF = 0.60, and η = 5.5%, respectively. By integrating it with graphene sheets, our material achieved the conversion efficiency of 5.5%, which is almost triple the best conversion efficiency value of the DSSCs with (211)-faceted 3D Bi2S3 without graphene (1.9%) reported in the latest literature. Since this conversion-efficient 3D material grown on the graphene sheets significantly improves its catalytic properties, it paves the way for designing and applying low-cost Pt-free CE materials in DSSC from inorganic nanostructures.In this work, we synthesized 3D Bi2S3 microspheres comprised of nanorods grown along the (211) facet on graphene sheets by a solvothermal route, and investigated its catalytic activities through I-V curves and conversion efficiency tests as the CE in DSSCs. Although the (211) facet has a large band gap for a Bi2S3 semiconductor, owing to the introduction of graphene into the system, its short-circuit current density, open-circuit voltage, fill factor, and efficiency were Jsc = 12.2 mA cm-2, Voc = 0.75 V, FF = 0.60, and η = 5.5%, respectively. By integrating it with graphene sheets, our material achieved the conversion efficiency of 5.5%, which is almost triple the best conversion efficiency value of the DSSCs with (211)-faceted 3D Bi2S3 without graphene (1.9%) reported in the latest literature. Since this conversion-efficient 3D material grown on the graphene sheets significantly improves its catalytic properties, it paves the way for designing and applying low-cost Pt-free CE materials in DSSC from inorganic nanostructures. Electronic supplementary information (ESI) available. See DOI: 10.1039/c3nr06093d
NASA Astrophysics Data System (ADS)
Klee, M.; Boots, H.; Kumar, B.; van Heesch, C.; Mauczok, R.; Keur, W.; de Wild, M.; van Esch, H.; Roest, A. L.; Reimann, K.; van Leuken, L.; Wunnicke, O.; Zhao, J.; Schmitz, G.; Mienkina, M.; Mleczko, M.; Tiggelman, M.
2010-02-01
Ferroelectric and piezoelectric thin films are gaining more and more importance for the integration of high performance devices in small modules. High-K 'Integrated Discretes' devices have been developed, which are based on thin film ferroelectric capacitors integrated together with resistors and ESD protection diodes in a small Si-based chip-scale package. Making use of ferroelectric thin films with relative permittivity of 950-1600 and stacking processes of capacitors, extremely high capacitance densities of 20-520 nF/mm2, high breakdown voltages up to 140 V and lifetimes of more than 10 years at operating voltages of 5 V and 85°C are achieved. Thin film high-density capacitors play also an important role as tunable capacitors for applications such as tuneable matching circuits for RF sections of mobile phones. The performance of thin film tuneable capacitors at frequencies between 1 MHz and 1 GHz is investigated. Finally thin film piezoelectric ultrasound transducers, processed in Si- related processes, are attractive for medical imaging, since they enable large bandwidth (>100%), high frequency operation and have the potential to integrate electronics. With these piezoelectric thin film ultrasound transducers real time ultrasound images have been realized. Finally, piezoelectric thin films are used to manufacture galvanic MEMS switches. A model for the quasi-static mechanical behaviour is presented and compared with measurements.
A microfabricated fringing field capacitive pH sensor with an integrated readout circuit
NASA Astrophysics Data System (ADS)
Arefin, Md Shamsul; Bulut Coskun, M.; Alan, Tuncay; Redoute, Jean-Michel; Neild, Adrian; Rasit Yuce, Mehmet
2014-06-01
This work presents a microfabricated fringe-field capacitive pH sensor using interdigitated electrodes and an integrated modulation-based readout circuit. The changes in capacitance of the sensor result from the permittivity changes due to pH variations and are converted to frequency shifts using a crossed-coupled voltage controlled oscillator readout circuit. The shift in resonant frequency of the readout circuit is 30.96 MHz for a change in pH of 1.0-5.0. The sensor can be used for the measurement of low pH levels, such as gastric acid, and can be integrated with electronic pills. The measurement results show high repeatability, low noise, and a stable output.
Multislice imaging of integrated circuits by precession X-ray ptychography.
Shimomura, Kei; Hirose, Makoto; Takahashi, Yukio
2018-01-01
A method for nondestructively visualizing multisection nanostructures of integrated circuits by X-ray ptychography with a multislice approach is proposed. In this study, tilt-series ptychographic diffraction data sets of a two-layered circuit with a ∼1.4 µm gap at nine incident angles are collected in a wide Q range and then artifact-reduced phase images of each layer are successfully reconstructed at ∼10 nm resolution. The present method has great potential for the three-dimensional observation of flat specimens with thickness on the order of 100 µm, such as three-dimensional stacked integrated circuits based on through-silicon vias, without laborious sample preparation.
Transparent and flexible capacitors based on nanolaminate Al2O3/TiO2/Al2O3.
Zhang, Guozhen; Wu, Hao; Chen, Chao; Wang, Ti; Yue, Jin; Liu, Chang
2015-01-01
Transparent and flexible capacitors based on nanolaminate Al2O3/TiO2/Al2O3 dielectrics have been fabricated on indium tin oxide-coated polyethylene naphthalate substrates by atomic layer deposition. A capacitance density of 7.8 fF/μm(2) at 10 KHz was obtained, corresponding to a dielectric constant of 26.3. Moreover, a low leakage current density of 3.9 × 10(-8) A/cm(2) at 1 V has been realized. Bending test shows that the capacitors have better performances in concave conditions than in convex conditions. The capacitors exhibit an average optical transmittance of about 70% in visible range and thus open the door for applications in transparent and flexible integrated circuits.
On-chip synthesis of circularly polarized emission of light with integrated photonic circuits.
He, Li; Li, Mo
2014-05-01
The helicity of circularly polarized (CP) light plays an important role in the light-matter interaction in magnetic and quantum material systems. Exploiting CP light in integrated photonic circuits could lead to on-chip integration of novel optical helicity-dependent devices for applications ranging from spintronics to quantum optics. In this Letter, we demonstrate a silicon photonic circuit coupled with a 2D grating emitter operating at a telecom wavelength to synthesize vertically emitting, CP light from a quasi-TE waveguide mode. Handedness of the emitted circular polarized light can be thermally controlled with an integrated microheater. The compact device footprint enables a small beam diameter, which is desirable for large-scale integration.
Smart Power: New power integrated circuit technologies and their applications
NASA Astrophysics Data System (ADS)
Kuivalainen, Pekka; Pohjonen, Helena; Yli-Pietilae, Timo; Lenkkeri, Jaakko
1992-05-01
Power Integrated Circuits (PIC) is one of the most rapidly growing branches of the semiconductor technology. The PIC markets has been forecast to grow from 660 million dollars in 1990 to 1658 million dollars in 1994. It has even been forecast that at the end of the 1990's the PIC markets would correspond to the value of the whole semiconductor production in 1990. Automotive electronics will play the leading role in the development of the standard PIC's. Integrated motor drivers (36 V/4 A), smart integrated switches (60 V/30 A), solenoid drivers, integrated switch-mode power supplies and regulators are the latest standard devices of the PIC manufactures. ASIC (Application Specific Integrated Circuits) PIC solutions are needed for the same reasons as other ASIC devices: there are no proper standard devices, a company has a lot of application knowhow, which should be kept inside the company, the size of the product must be reduced, and assembly costs are wished to be reduced by decreasing the number of discrete devices. During the next few years the most probable ASIC PIC applications in Finland will be integrated solenoid and motor drivers, an integrated electronic lamp ballast circuit and various sensor interface circuits. Application of the PIC technologies to machines and actuators will strongly be increased all over the world. This means that various PIC's, either standard PIC's or full custom ASIC circuits, will appear in many products which compete with the corresponding Finnish products. Therefore the development of the PIC technologies must be followed carefully in order to immediately be able to apply the latest development in the smart power technologies and their design methods.
ERIC Educational Resources Information Center
Kester, Liesbeth; Kirschner, Paul A.; van Merrienboer, Jeroen J.G.
2005-01-01
This study compared the effects of two information presentation formats on learning to solve problems in electrical circuits. In one condition, the split-source format, information relating to procedural aspects of the functioning of an electrical circuit was not integrated in a circuit diagram, while information in the integrated format condition…
Hasan, Mehedi; Hall, Trevor
2015-11-01
A photonic integrated circuit architecture for implementing frequency upconversion is proposed. The circuit consists of a 1×2 splitter and 2×1 combiner interconnected by two stages of differentially driven phase modulators having 2×2 multimode interference coupler between the stages. A transfer matrix approach is used to model the operation of the architecture. The predictions of the model are validated by simulations performed using an industry standard software tool. The intrinsic conversion efficiency of the proposed design is improved by 6 dB over the alternative functionally equivalent circuit based on dual parallel Mach-Zehnder modulators known in the prior art. A two-tone analysis is presented to study the linearity of the proposed circuit, and a comparison is provided over the alternative. The proposed circuit is suitable for integration in any platform that offers linear electro-optic phase modulation such as LiNbO(3), silicon, III-V, or hybrid technology.
CMOS-based carbon nanotube pass-transistor logic integrated circuits
Ding, Li; Zhang, Zhiyong; Liang, Shibo; Pei, Tian; Wang, Sheng; Li, Yan; Zhou, Weiwei; Liu, Jie; Peng, Lian-Mao
2012-01-01
Field-effect transistors based on carbon nanotubes have been shown to be faster and less energy consuming than their silicon counterparts. However, ensuring these advantages are maintained for integrated circuits is a challenge. Here we demonstrate that a significant reduction in the use of field-effect transistors can be achieved by constructing carbon nanotube-based integrated circuits based on a pass-transistor logic configuration, rather than a complementary metal-oxide semiconductor configuration. Logic gates are constructed on individual carbon nanotubes via a doping-free approach and with a single power supply at voltages as low as 0.4 V. The pass-transistor logic configurarion provides a significant simplification of the carbon nanotube-based circuit design, a higher potential circuit speed and a significant reduction in power consumption. In particular, a full adder, which requires a total of 28 field-effect transistors to construct in the usual complementary metal-oxide semiconductor circuit, uses only three pairs of n- and p-field-effect transistors in the pass-transistor logic configuration. PMID:22334080
Dual-function photonic integrated circuit for frequency octo-tupling or single-side-band modulation.
Hasan, Mehedi; Maldonado-Basilio, Ramón; Hall, Trevor J
2015-06-01
A dual-function photonic integrated circuit for microwave photonic applications is proposed. The circuit consists of four linear electro-optic phase modulators connected optically in parallel within a generalized Mach-Zehnder interferometer architecture. The photonic circuit is arranged to have two separate output ports. A first port provides frequency up-conversion of a microwave signal from the electrical to the optical domain; equivalently single-side-band modulation. A second port provides tunable millimeter wave carriers by frequency octo-tupling of an appropriate amplitude RF carrier. The circuit exploits the intrinsic relative phases between the ports of multi-mode interference couplers to provide substantially all the static optical phases needed. The operation of the proposed dual-function photonic integrated circuit is verified by computer simulations. The performance of the frequency octo-tupling and up-conversion functions is analyzed in terms of the electrical signal to harmonic distortion ratio and the optical single side band to unwanted harmonics ratio, respectively.
Compensated gain control circuit for buck regulator command charge circuit
Barrett, David M.
1996-01-01
A buck regulator command charge circuit includes a compensated-gain control signal for compensating for changes in the component values in order to achieve optimal voltage regulation. The compensated-gain control circuit includes an automatic-gain control circuit for generating a variable-gain control signal. The automatic-gain control circuit is formed of a precision rectifier circuit, a filter network, an error amplifier, and an integrator circuit.
Compensated gain control circuit for buck regulator command charge circuit
Barrett, D.M.
1996-11-05
A buck regulator command charge circuit includes a compensated-gain control signal for compensating for changes in the component values in order to achieve optimal voltage regulation. The compensated-gain control circuit includes an automatic-gain control circuit for generating a variable-gain control signal. The automatic-gain control circuit is formed of a precision rectifier circuit, a filter network, an error amplifier, and an integrator circuit. 5 figs.
NASA Technical Reports Server (NTRS)
Bonin, E. L.
1969-01-01
Multi-chip integrated circuit switch consists of a GaAs photon-emitting diode in close proximity with S1 phototransistor. A high current gain is obtained when the transistor has a high forward common-emitter current gain.
Chemical etching for automatic processing of integrated circuits
NASA Technical Reports Server (NTRS)
Kennedy, B. W.
1981-01-01
Chemical etching for automatic processing of integrated circuits is discussed. The wafer carrier and loading from a receiving air track into automatic furnaces and unloading onto a sending air track are included.
Multiple network interface core apparatus and method
Underwood, Keith D [Albuquerque, NM; Hemmert, Karl Scott [Albuquerque, NM
2011-04-26
A network interface controller and network interface control method comprising providing a single integrated circuit as a network interface controller and employing a plurality of network interface cores on the single integrated circuit.
NASA Astrophysics Data System (ADS)
Neklyudov, A. A.; Savenkov, V. N.; Sergeyez, A. G.
1984-06-01
Memories are improved by increasing speed or the memory volume on a single chip. The most effective means for increasing speeds in bipolar memories are current control circuits with the lowest extraction times for a specific power consumption (1/4 pJ/bit). The control current circuitry involves multistage current switches and circuits accelerating transient processes in storage elements and links. Circuit principles for the design of bipolar memories with maximum speeds for an assigned minimum of circuit topology are analyzed. Two main classes of storage with current control are considered: the ECL type and super-integrated injection type storage with data capacities of N = 1/4 and N 4/16, respectively. The circuits reduce logic voltage differentials and the volumes of lexical and discharge buses and control circuit buses. The limiting speed is determined by the antiinterference requirements of the memory in storage and extraction modes.
Functional Laser Trimming Of Thin Film Resistors On Silicon ICs
NASA Astrophysics Data System (ADS)
Mueller, Michael J.; Mickanin, Wes
1986-07-01
Modern Laser Wafer Trimming (LWT) technology achieves exceptional analog circuit performance and precision while maintain-ing the advantages of high production throughput and yield. Microprocessor-driven instrumentation has both emphasized the role of data conversion circuits and demanded sophisticated signal conditioning functions. Advanced analog semiconductor circuits with bandwidths over 1 GHz, and high precision, trimmable, thin-film resistors meet many of todays emerging circuit requirements. Critical to meeting these requirements are optimum choices of laser characteristics, proper materials, trimming process control, accurate modeling of trimmed resistor performance, and appropriate circuit design. Once limited exclusively to hand-crafted, custom integrated circuits, designs are now available in semi-custom circuit configurations. These are similar to those provided for digital designs and supported by computer-aided design (CAD) tools. Integrated with fully automated measurement and trimming systems, these quality circuits can now be produced in quantity to meet the requirements of communications, instrumentation, and signal processing markets.
DOE Office of Scientific and Technical Information (OSTI.GOV)
Fertig, Fabian, E-mail: fabian.fertig@ise.fraunhofer.de; Greulich, Johannes; Rein, Stefan
Spatially resolved determination of solar cell parameters is beneficial for loss analysis and optimization of conversion efficiency. One key parameter that has been challenging to access by an imaging technique on solar cell level is short-circuit current density. This work discusses the robustness of a recently suggested approach to determine short-circuit current density spatially resolved based on a series of lock-in thermography images and options for a simplified image acquisition procedure. For an accurate result, one or two emissivity-corrected illuminated lock-in thermography images and one dark lock-in thermography image have to be recorded. The dark lock-in thermography image can bemore » omitted if local shunts are negligible. Furthermore, it is shown that omitting the correction of lock-in thermography images for local emissivity variations only leads to minor distortions for standard silicon solar cells. Hence, adequate acquisition of one image only is sufficient to generate a meaningful map of short-circuit current density. Beyond that, this work illustrates the underlying physics of the recently proposed method and demonstrates its robustness concerning varying excitation conditions and locally increased series resistance. Experimentally gained short-circuit current density images are validated for monochromatic illumination in comparison to the reference method of light-beam induced current.« less
Fabrication of multijunction high voltage concentrator solar cells by integrated circuit technology
NASA Technical Reports Server (NTRS)
Valco, G. J.; Kapoor, V. J.; Evans, J. C., Jr.; Chai, A.-T.
1981-01-01
Standard integrated circuit technology has been developed for the design and fabrication of planar multijunction (PMJ) solar cell chips. Each 1 cm x 1 cm solar chip consisted of six n(+)/p, back contacted, internally series interconnected unit cells. These high open circuit voltage solar cells were fabricated on 2 ohm-cm, p-type 75 microns thick, silicon substrates. A five photomask level process employing contact photolithography was used to pattern for boron diffusions, phorphorus diffusions, and contact metallization. Fabricated devices demonstrated an open circuit voltage of 3.6 volts and a short circuit current of 90 mA at 80 AMl suns. An equivalent circuit model of the planar multi-junction solar cell was developed.
Simulation of a spiking neuron circuit using carbon nanotube transistors
DOE Office of Scientific and Technical Information (OSTI.GOV)
Najari, Montassar, E-mail: malnjar@jazanu.edu.sa; IKCE unit, Jazan University, Jazan; El-Grour, Tarek, E-mail: grour-tarek@hotmail.fr
2016-06-10
Neuromorphic engineering is related to the existing analogies between the physical semiconductor VLSI (Very Large Scale Integration) and biophysics. Neuromorphic systems propose to reproduce the structure and function of biological neural systems for transferring their calculation capacity on silicon. Since the innovative research of Carver Mead, the neuromorphic engineering continues to emerge remarkable implementation of biological system. This work presents a simulation of an elementary neuron cell with a carbon nanotube transistor (CNTFET) based technology. The model of the cell neuron which was simulated is called integrate and fire (I&F) model firstly introduced by G. Indiveri in 2009. This circuitmore » has been simulated with CNTFET technology using ADS environment to verify the neuromorphic activities in terms of membrane potential. This work has demonstrated the efficiency of this emergent device; i.e CNTFET on the design of such architecture in terms of power consumption and technology integration density.« less
NASA Astrophysics Data System (ADS)
Kohagura, J.; Yoshikawa, M.; Wang, X.; Kuwahara, D.; Ito, N.; Nagayama, Y.; Shima, Y.; Nojiri, K.; Sakamoto, M.; Nakashima, Y.; Mase, A.
2016-11-01
In conventional multichannel/imaging microwave diagnostics of interferometry, reflectometry, and electron cyclotron emission measurements, a local oscillator (LO) signal is commonly supplied to a receiver array via irradiation using LO optics. In this work, we present a 60-GHz interferometer with a new eight-channel receiver array, called a local oscillator integrated antenna array (LIA). An outstanding feature of LIA is that it incorporates a frequency quadrupler integrated circuit for LO supply to each channel. This enables simple and uniform LO supply to the receiver array using only a 15-GHz LO source and a coaxial cable transmission line instead of using an expensive 60-GHz source, LO optics, and a waveguide transmission line. The new interferometer system is first applied to measure electron line-averaged density inside the divertor simulation experimental module (D-module) on GAMMA 10/PDX tandem mirror device.
DOE Office of Scientific and Technical Information (OSTI.GOV)
Kohagura, J., E-mail: kohagura@prc.tsukuba.ac.jp; Yoshikawa, M.; Shima, Y.
In conventional multichannel/imaging microwave diagnostics of interferometry, reflectometry, and electron cyclotron emission measurements, a local oscillator (LO) signal is commonly supplied to a receiver array via irradiation using LO optics. In this work, we present a 60-GHz interferometer with a new eight-channel receiver array, called a local oscillator integrated antenna array (LIA). An outstanding feature of LIA is that it incorporates a frequency quadrupler integrated circuit for LO supply to each channel. This enables simple and uniform LO supply to the receiver array using only a 15-GHz LO source and a coaxial cable transmission line instead of using an expensivemore » 60-GHz source, LO optics, and a waveguide transmission line. The new interferometer system is first applied to measure electron line-averaged density inside the divertor simulation experimental module (D-module) on GAMMA 10/PDX tandem mirror device.« less
Kohagura, J; Yoshikawa, M; Wang, X; Kuwahara, D; Ito, N; Nagayama, Y; Shima, Y; Nojiri, K; Sakamoto, M; Nakashima, Y; Mase, A
2016-11-01
In conventional multichannel/imaging microwave diagnostics of interferometry, reflectometry, and electron cyclotron emission measurements, a local oscillator (LO) signal is commonly supplied to a receiver array via irradiation using LO optics. In this work, we present a 60-GHz interferometer with a new eight-channel receiver array, called a local oscillator integrated antenna array (LIA). An outstanding feature of LIA is that it incorporates a frequency quadrupler integrated circuit for LO supply to each channel. This enables simple and uniform LO supply to the receiver array using only a 15-GHz LO source and a coaxial cable transmission line instead of using an expensive 60-GHz source, LO optics, and a waveguide transmission line. The new interferometer system is first applied to measure electron line-averaged density inside the divertor simulation experimental module (D-module) on GAMMA 10/PDX tandem mirror device.
PUZZLE - A program for computer-aided design of printed circuit artwork
NASA Technical Reports Server (NTRS)
Harrell, D. A. W.; Zane, R.
1971-01-01
Program assists in solving spacing problems encountered in printed circuit /PC/ design. It is intended to have maximum use for two-sided PC boards carrying integrated circuits, and also aids design of discrete component circuits.
Open-loop digital frequency multiplier
NASA Technical Reports Server (NTRS)
Moore, R. C.
1977-01-01
Monostable multivibrator is implemented by using digital integrated circuits where multiplier constant is too large for conventional phase-locked-loop integrated circuit. A 400 Hz clock is generated by divide-by-N counter from 1 Hz timing reference.
Integrated circuit cooled turbine blade
DOE Office of Scientific and Technical Information (OSTI.GOV)
Lee, Ching-Pang; Jiang, Nan; Um, Jae Y.
A turbine rotor blade includes at least two integrated cooling circuits that are formed within the blade that include a leading edge circuit having a first cavity and a second cavity and a trailing edge circuit that includes at least a third cavity located aft of the second cavity. The trailing edge circuit flows aft with at least two substantially 180-degree turns at the tip end and the root end of the blade providing at least a penultimate cavity and a last cavity. The last cavity is located along a trailing edge of the blade. A tip axial cooling channelmore » connects to the first cavity of the leading edge circuit and the penultimate cavity of the trailing edge circuit. At least one crossover hole connects the penultimate cavity to the last cavity substantially near the tip end of the blade.« less
Design of a digital multiradian phase detector and its application in fusion plasma interferometry.
Mlynek, A; Schramm, G; Eixenberger, H; Sips, G; McCormick, K; Zilker, M; Behler, K; Eheberg, J
2010-03-01
We discuss the circuit design of a digital multiradian phase detector that measures the phase difference between two 10 kHz square wave TTL signals and provides the result as a binary number. The phase resolution of the circuit is 1/64 period and its dynamic range is 256 periods. This circuit has been developed for fusion plasma interferometry with submillimeter waves on the ASDEX Upgrade tokamak. The results from interferometric density measurement are discussed and compared to those obtained with the previously used phase detectors, especially with respect to the occurrence of phase jumps. It is illustrated that the new phase measurement provides a powerful tool for automatic real-time validation of the measured density, which is important for feedback algorithms that are sensitive to spurious density signals.
Magnetophoretic circuits for digital control of single particles and cells
NASA Astrophysics Data System (ADS)
Lim, Byeonghwa; Reddy, Venu; Hu, Xinghao; Kim, Kunwoo; Jadhav, Mital; Abedini-Nassab, Roozbeh; Noh, Young-Woock; Lim, Yong Taik; Yellen, Benjamin B.; Kim, Cheolgi
2014-05-01
The ability to manipulate small fluid droplets, colloidal particles and single cells with the precision and parallelization of modern-day computer hardware has profound applications for biochemical detection, gene sequencing, chemical synthesis and highly parallel analysis of single cells. Drawing inspiration from general circuit theory and magnetic bubble technology, here we demonstrate a class of integrated circuits for executing sequential and parallel, timed operations on an ensemble of single particles and cells. The integrated circuits are constructed from lithographically defined, overlaid patterns of magnetic film and current lines. The magnetic patterns passively control particles similar to electrical conductors, diodes and capacitors. The current lines actively switch particles between different tracks similar to gated electrical transistors. When combined into arrays and driven by a rotating magnetic field clock, these integrated circuits have general multiplexing properties and enable the precise control of magnetizable objects.
Multi-format all-optical processing based on a large-scale, hybridly integrated photonic circuit.
Bougioukos, M; Kouloumentas, Ch; Spyropoulou, M; Giannoulis, G; Kalavrouziotis, D; Maziotis, A; Bakopoulos, P; Harmon, R; Rogers, D; Harrison, J; Poustie, A; Maxwell, G; Avramopoulos, H
2011-06-06
We investigate through numerical studies and experiments the performance of a large scale, silica-on-silicon photonic integrated circuit for multi-format regeneration and wavelength-conversion. The circuit encompasses a monolithically integrated array of four SOAs inside two parallel Mach-Zehnder structures, four delay interferometers and a large number of silica waveguides and couplers. Exploiting phase-incoherent techniques, the circuit is capable of processing OOK signals at variable bit rates, DPSK signals at 22 or 44 Gb/s and DQPSK signals at 44 Gbaud. Simulation studies reveal the wavelength-conversion potential of the circuit with enhanced regenerative capabilities for OOK and DPSK modulation formats and acceptable quality degradation for DQPSK format. Regeneration of 22 Gb/s OOK signals with amplified spontaneous emission (ASE) noise and DPSK data signals degraded with amplitude, phase and ASE noise is experimentally validated demonstrating a power penalty improvement up to 1.5 dB.
Carbon nanotube circuit integration up to sub-20 nm channel lengths.
Shulaker, Max Marcel; Van Rethy, Jelle; Wu, Tony F; Liyanage, Luckshitha Suriyasena; Wei, Hai; Li, Zuanyi; Pop, Eric; Gielen, Georges; Wong, H-S Philip; Mitra, Subhasish
2014-04-22
Carbon nanotube (CNT) field-effect transistors (CNFETs) are a promising emerging technology projected to achieve over an order of magnitude improvement in energy-delay product, a metric of performance and energy efficiency, compared to silicon-based circuits. However, due to substantial imperfections inherent with CNTs, the promise of CNFETs has yet to be fully realized. Techniques to overcome these imperfections have yielded promising results, but thus far only at large technology nodes (1 μm device size). Here we demonstrate the first very large scale integration (VLSI)-compatible approach to realizing CNFET digital circuits at highly scaled technology nodes, with devices ranging from 90 nm to sub-20 nm channel lengths. We demonstrate inverters functioning at 1 MHz and a fully integrated CNFET infrared light sensor and interface circuit at 32 nm channel length. This demonstrates the feasibility of realizing more complex CNFET circuits at highly scaled technology nodes.
System and method for interfacing large-area electronics with integrated circuit devices
Verma, Naveen; Glisic, Branko; Sturm, James; Wagner, Sigurd
2016-07-12
A system and method for interfacing large-area electronics with integrated circuit devices is provided. The system may be implemented in an electronic device including a large area electronic (LAE) device disposed on a substrate. An integrated circuit IC is disposed on the substrate. A non-contact interface is disposed on the substrate and coupled between the LAE device and the IC. The non-contact interface is configured to provide at least one of a data acquisition path or control path between the LAE device and the IC.
Relay Protection and Automation Systems Based on Programmable Logic Integrated Circuits
DOE Office of Scientific and Technical Information (OSTI.GOV)
Lashin, A. V., E-mail: LashinAV@lhp.ru; Kozyrev, A. V.
One of the most promising forms of developing the apparatus part of relay protection and automation devices is considered. The advantages of choosing programmable logic integrated circuits to obtain adaptive technological algorithms in power system protection and control systems are pointed out. The technical difficulties in the problems which today stand in the way of using relay protection and automation systems are indicated and a new technology for solving these problems is presented. Particular attention is devoted to the possibility of reconfiguring the logic of these devices, using programmable logic integrated circuits.
Insulator photocurrents: Application to dose rate hardening of CMOS/SOI integrated circuits
DOE Office of Scientific and Technical Information (OSTI.GOV)
Dupont-Nivet, E.; Coiec, Y.M.; Flament, O.
1998-06-01
Irradiation of insulators with a pulse of high energy x-rays can induce photocurrents in the interconnections of integrated circuits. The authors present, here, a new method to measure and analyze this effect together with a simple model. They also demonstrate that these insulator photocurrents have to be taken into account to obtain high levels of dose-rate hardness with CMOS on SOI integrated circuits, especially flip-flops or memory blocks of ASICs. They show that it explains some of the upsets observed in a SRAM embedded in an ASIC.
Long-Term Characterization of 6H-SiC Transistor Integrated Circuit Technology Operating at 500 C
NASA Technical Reports Server (NTRS)
Neudeck, Philip G.; Spry, David J.; Chen, Liang-Yu; Chang, Carl W.; Beheim, Glenn M.; Okojie, Robert S.; Evans, Laura J.; Meredith Roger D.; Ferrier, Terry L.; Krasowski, Michael J.;
2008-01-01
NASA has been developing very high temperature semiconductor integrated circuits for use in the hot sections of aircraft engines and for Venus exploration. This paper reports on long-term 500 C electrical operation of prototype 6H-SiC integrated circuits based on epitaxial 6H-SiC junction field effect transistors (JFETs). As of this writing, some devices have surpassed 4000 hours of continuous 500 C electrical operation in oxidizing air atmosphere with minimal change in relevant electrical parameters.
NASA Astrophysics Data System (ADS)
Sano, Kimikazu; Nagatani, Munehiko; Mutoh, Miwa; Murata, Koichi
This paper is a report on a high ESD breakdown-voltage InP HBT transimpedance amplifier IC for optical video distribution systems. To make ESD breakdown-voltage higher, we designed ESD protection circuits integrated in the TIA IC using base-collector/base-emitter diodes of InP HBTs and resistors. These components for ESD protection circuits have already existed in the employed InP HBT IC process, so no process modifications were needed. Furthermore, to meet requirements for use in optical video distribution systems, we studied circuit design techniques to obtain a good input-output linearity and a low-noise characteristic. Fabricated InP HBT TIA IC exhibited high human-body-model ESD breakdown voltages (±1000V for power supply terminals, ±200V for high-speed input/output terminals), good input-output linearity (less than 2.9-% duty-cycle-distortion), and low noise characteristic (10.7pA/√Hz averaged input-referred noise current density) with a -3-dB-down higher frequency of 6.9GHz. To the best of our knowledge, this paper is the first literature describing InP ICs with high ESD-breakdown voltages.
Ko, Sangwon; Hoke, Eric T; Pandey, Laxman; Hong, Sanghyun; Mondal, Rajib; Risko, Chad; Yi, Yuanping; Noriega, Rodrigo; McGehee, Michael D; Brédas, Jean-Luc; Salleo, Alberto; Bao, Zhenan
2012-03-21
Conjugated polymers with nearly planar backbones have been the most commonly investigated materials for organic-based electronic devices. More twisted polymer backbones have been shown to achieve larger open-circuit voltages in solar cells, though with decreased short-circuit current densities. We systematically impose twists within a family of poly(hexylthiophene)s and examine their influence on the performance of polymer:fullerene bulk heterojunction (BHJ) solar cells. A simple chemical modification concerning the number and placement of alkyl side chains along the conjugated backbone is used to control the degree of backbone twisting. Density functional theory calculations were carried out on a series of oligothiophene structures to provide insights on how the sterically induced twisting influences the geometric, electronic, and optical properties. Grazing incidence X-ray scattering measurements were performed to investigate how the thin-film packing structure was affected. The open-circuit voltage and charge-transfer state energy of the polymer:fullerene BHJ solar cells increased substantially with the degree of twist induced within the conjugated backbone--due to an increase in the polymer ionization potential--while the short-circuit current decreased as a result of a larger optical gap and lower hole mobility. A controlled, moderate degree of twist along the poly(3,4-dihexyl-2,2':5',2''-terthiophene) (PDHTT) conjugated backbone led to a 19% enhancement in the open-circuit voltage (0.735 V) vs poly(3-hexylthiophene)-based devices, while similar short-circuit current densities, fill factors, and hole-carrier mobilities were maintained. These factors resulted in a power conversion efficiency of 4.2% for a PDHTT:[6,6]-phenyl-C(71)-butyric acid methyl ester (PC(71)BM) blend solar cell without thermal annealing. This simple approach reveals a molecular design avenue to increase open-circuit voltage while retaining the short-circuit current.
Park, Chan Woo; Moon, Yu Gyeong; Seong, Hyejeong; Jung, Soon Won; Oh, Ji-Young; Na, Bock Soon; Park, Nae-Man; Lee, Sang Seok; Im, Sung Gap; Koo, Jae Bon
2016-06-22
We demonstrate a new patterning technique for gallium-based liquid metals on flat substrates, which can provide both high pattern resolution (∼20 μm) and alignment precision as required for highly integrated circuits. In a very similar manner as in the patterning of solid metal films by photolithography and lift-off processes, the liquid metal layer painted over the whole substrate area can be selectively removed by dissolving the underlying photoresist layer, leaving behind robust liquid patterns as defined by the photolithography. This quick and simple method makes it possible to integrate fine-scale interconnects with preformed devices precisely, which is indispensable for realizing monolithically integrated stretchable circuits. As a way for constructing stretchable integrated circuits, we propose a hybrid configuration composed of rigid device regions and liquid interconnects, which is constructed on a rigid substrate first but highly stretchable after being transferred onto an elastomeric substrate. This new method can be useful in various applications requiring both high-resolution and precisely aligned patterning of gallium-based liquid metals.
Xiang, Chengxiang; Meng, Andrew C.; Lewis, Nathan S.
2012-01-01
Physical integration of a Ag electrical contact internally into a metal/substrate/microstructured Si wire array/oxide/Ag/electrolyte photoelectrochemical solar cell has produced structures that display relatively low ohmic resistance losses, as well as highly efficient mass transport of redox species in the absence of forced convection. Even with front-side illumination, such wire-array based photoelectrochemical solar cells do not require a transparent conducting oxide top contact. In contact with a test electrolyte that contained 50 mM/5.0 mM of the cobaltocenium+/0 redox species in CH3CN–1.0 M LiClO4, when the counterelectrode was placed in the solution and separated from the photoelectrode, mass transport restrictions of redox species in the internal volume of the Si wire array photoelectrode produced low fill factors and limited the obtainable current densities to 17.6 mA cm-2 even under high illumination. In contrast, when the physically integrated internal Ag film served as the counter electrode, the redox couple species were regenerated inside the internal volume of the photoelectrode, especially in regions where depletion of the redox species due to mass transport limitations would have otherwise occurred. This behavior allowed the integrated assembly to operate as a two-terminal, stand-alone, photoelectrochemical solar cell. The current density vs. voltage behavior of the integrated photoelectrochemical solar cell produced short-circuit current densities in excess of 80 mA cm-2 at high light intensities, and resulted in relatively low losses due to concentration overpotentials at 1 Sun illumination. The integrated wire array-based device architecture also provides design guidance for tandem photoelectrochemical cells for solar-driven water splitting. PMID:22904185
Monolithic optical integrated control circuitry for GaAs MMIC-based phased arrays
NASA Technical Reports Server (NTRS)
Bhasin, K. B.; Ponchak, G. E.; Kascak, T. J.
1985-01-01
Gallium arsenide (GaAs) monolithic microwave integrated circuits (MMIC's) show promise in phased-array antenna applications for future space communications systems. Their efficient usage will depend on the control of amplitude and phase signals for each MMIC element in the phased array and in the low-loss radiofrequency feed. For a phased array contining several MMIC elements a complex system is required to control and feed each element. The characteristics of GaAs MMIC's for 20/30-GHz phased-array systems are discussed. The optical/MMIC interface and the desired characteristics of optical integrated circuits (OIC's) for such an interface are described. Anticipated fabrication considerations for eventual full monolithic integration of optical integrated circuits with MMIC's on a GaAs substrate are presented.
Chip-integrated optical power limiter based on an all-passive micro-ring resonator
NASA Astrophysics Data System (ADS)
Yan, Siqi; Dong, Jianji; Zheng, Aoling; Zhang, Xinliang
2014-10-01
Recent progress in silicon nanophotonics has dramatically advanced the possible realization of large-scale on-chip optical interconnects integration. Adopting photons as information carriers can break the performance bottleneck of electronic integrated circuit such as serious thermal losses and poor process rates. However, in integrated photonics circuits, few reported work can impose an upper limit of optical power therefore prevent the optical device from harm caused by high power. In this study, we experimentally demonstrate a feasible integrated scheme based on a single all-passive micro-ring resonator to realize the optical power limitation which has a similar function of current limiting circuit in electronics. Besides, we analyze the performance of optical power limiter at various signal bit rates. The results show that the proposed device can limit the signal power effectively at a bit rate up to 20 Gbit/s without deteriorating the signal. Meanwhile, this ultra-compact silicon device can be completely compatible with the electronic technology (typically complementary metal-oxide semiconductor technology), which may pave the way of very large scale integrated photonic circuits for all-optical information processors and artificial intelligence systems.
An Integrated-Circuit Temperature Sensor for Calorimetry and Differential Temperature Measurement.
ERIC Educational Resources Information Center
Muyskens, Mark A.
1997-01-01
Describes the application of an integrated-circuit (IC) chip which provides an easy-to-use, inexpensive, rugged, computer-interfaceable temperature sensor for calorimetry and differential temperature measurement. Discusses its design and advantages. (JRH)
Magnet-wire wrapping tool for integrated circuits
NASA Technical Reports Server (NTRS)
Takahashi, T. H.
1972-01-01
Wire-dispensing tool which resembles mechanical pencil is used to wrap magnet wire around integrated circuit terminals uniformly and securely without damaging insulative coating on wire. Tool is hand-held and easily manipulated to execute wire wrapping movements.
Lin, Guan-Ming; Dai, Ching-Liang; Yang, Ming-Zhi
2013-03-15
The study presents an ammonia microsensor integrated with a readout circuit on-a-chip fabricated using the commercial 0.18 μm complementary metal oxide semiconductor (CMOS) process. The integrated sensor chip consists of a heater, an ammonia sensor and a readout circuit. The ammonia sensor is constructed by a sensitive film and the interdigitated electrodes. The sensitive film is zirconium dioxide that is coated on the interdigitated electrodes. The heater is used to provide a working temperature to the sensitive film. A post-process is employed to remove the sacrificial layer and to coat zirconium dioxide on the sensor. When the sensitive film adsorbs or desorbs ammonia gas, the sensor produces a change in resistance. The readout circuit converts the resistance variation of the sensor into the output voltage. The experiments show that the integrated ammonia sensor has a sensitivity of 4.1 mV/ppm.
Dendritic nonlinearities are tuned for efficient spike-based computations in cortical circuits.
Ujfalussy, Balázs B; Makara, Judit K; Branco, Tiago; Lengyel, Máté
2015-12-24
Cortical neurons integrate thousands of synaptic inputs in their dendrites in highly nonlinear ways. It is unknown how these dendritic nonlinearities in individual cells contribute to computations at the level of neural circuits. Here, we show that dendritic nonlinearities are critical for the efficient integration of synaptic inputs in circuits performing analog computations with spiking neurons. We developed a theory that formalizes how a neuron's dendritic nonlinearity that is optimal for integrating synaptic inputs depends on the statistics of its presynaptic activity patterns. Based on their in vivo preynaptic population statistics (firing rates, membrane potential fluctuations, and correlations due to ensemble dynamics), our theory accurately predicted the responses of two different types of cortical pyramidal cells to patterned stimulation by two-photon glutamate uncaging. These results reveal a new computational principle underlying dendritic integration in cortical neurons by suggesting a functional link between cellular and systems--level properties of cortical circuits.
DOE Office of Scientific and Technical Information (OSTI.GOV)
Varner, R.L.; Blankenship, J.L.; Beene, J.R.
1998-02-01
Custom monolithic electronic circuits have been developed recently for large detector applications in high energy physics where subsystems require tens of thousands of channels of signal processing and data acquisition. In the design and construction of these enormous detectors, it has been found that monolithic circuits offer significant advantages over discrete implementations through increased performance, flexible packaging, lower power and reduced cost per channel. Much of the integrated circuit design for the high energy physics community is directly applicable to intermediate energy heavy-ion and electron physics. This STTR project conducted in collaboration with researchers at the Holifield Radioactive Ion Beammore » Facility (HRIBF) at Oak Ridge National Laboratory, sought to develop a new integrated circuit chip set for barium fluoride (BaF{sub 2}) detector arrays based upon existing CMOS monolithic circuit designs created for the high energy physics experiments. The work under the STTR Phase 1 demonstrated through the design, simulation, and testing of several prototype chips the feasibility of using custom CMOS integrated circuits for processing signals from BaF{sub 2} detectors. Function blocks including charge-sensitive amplifiers, comparators, one shots, time-to-amplitude converters, analog memory circuits and buffer amplifiers were implemented during Phase 1 effort. Experimental results from bench testing and laboratory testing with sources were documented.« less
2000-06-02
Telecomunicazioni, Torino. Italy 1.30pm XIV.4 "The Reliability of AlGalnP Visible Light Emitting Diodes " D.V. MORGAN and I. Al-Ofi Cardiff University...XV.5 "Green SQW InGaN light - emitting diodes on Si( 111) by metalorganic vapor phase epitaxy" E. Feltin, S. Dalmasso, H. Lareche, B. Beaumont, P. de...effect on GaN-based high efficiency light emitting diodes of a surprisingly high density of TDs has led to considerable interest in determining their
Juhas, Mario; Ajioka, James W
2015-07-01
The Gram-negative bacterium Escherichia coli is routinely used as the chassis for a variety of biotechnology and synthetic biology applications. Identification and analysis of reliable chromosomal integration and expression target loci is crucial for E. coli engineering. Chromosomal loci differ significantly in their ability to support integration and expression of the integrated genetic circuits. In this study, we investigate E. coli K12 MG1655 flagellar regions 2 and 3b. Integration of the genetic circuit into seven and nine highly conserved genes of the flagellar regions 2 (motA, motB, flhD, flhE, cheW, cheY and cheZ) and 3b (fliE, F, G, J, K, L, M, P, R), respectively, showed significant variation in their ability to support chromosomal integration and expression of the integrated genetic circuit. While not reducing the growth of the engineered strains, the integrations into all 16 target sites led to the loss of motility. In addition to high expression, the flagellar region 3b supports the highest efficiency of integration of all E. coli K12 MG1655 flagellar regions and is therefore potentially the most suitable for the integration of synthetic genetic circuits. © 2015 The Authors. Microbial Biotechnology published by John Wiley & Sons Ltd and Society for Applied Microbiology.
NASA Technical Reports Server (NTRS)
Krainak, Michael; Merritt, Scott
2016-01-01
Integrated photonics generally is the integration of multiple lithographically defined photonic and electronic components and devices (e.g. lasers, detectors, waveguides passive structures, modulators, electronic control and optical interconnects) on a single platform with nanometer-scale feature sizes. The development of photonic integrated circuits permits size, weight, power and cost reductions for spacecraft microprocessors, optical communication, processor buses, advanced data processing, and integrated optic science instrument optical systems, subsystems and components. This is particularly critical for small spacecraft platforms. We will give an overview of some NASA applications for integrated photonics.
Waveshaping electronic circuit
NASA Technical Reports Server (NTRS)
Harper, T. P.
1971-01-01
Circuit provides output signal with sinusoidal function in response to bipolar transition of input signal. Instantaneous transition shapes into linear rate of change and linear rate of change shapes into sinusoidal rate of change. Circuit contains only active components; therefore, compatibility with integrated circuit techniques is assured.
NASA Astrophysics Data System (ADS)
Tazlauanu, Mihai
The research work reported in this thesis details a new fabrication technology for high speed integrated circuits in the broadest sense, including original contributions to device modeling, circuit simulation, integrated circuit design, wafer fabrication, micro-physical and electrical characterization, process flow and final device testing as part of an electrical system. The primary building block of this technology is the heterostructure insulated gate field effect transistor, HIGFET. We used an InP/InGaAs epitaxial heterostructure to ensure a high charge carrier mobility and hence obtain a higher operating frequency than that currently possible for silicon devices. We designed and built integrated circuits with two system architectures. The first architecture integrates the clock signal generator with the sample and hold circuitry on the InP die, while the second is a hybrid architecture of an InP sample and hold assembled with an external clock signal generator made with ECL circuits on GaAs. To generate the clock signals on the same die with the sample and hold circuits, we developed a digital circuit family based on an original inverter, appropriate for depletion mode NMOS technology. We used this circuit to design buffer amplifiers and ring oscillators. Four mask sets produced in a Cadence environment, have permitted the fabrication of test and working devices. Each new mask generation has reflected the previous achievements and has implemented new structures and circuit techniques. The fabrication technology has undergone successive modifications and refinements to optimize device manufacturing. Particular attention has been paid to the technological robustness. The plasma enhanced etching process (RIE) had been used for an exhaustive study for the statistical simulation of the technological steps. Electrical measurements, performed on the experimental samples, have permitted the modeling of the devices, technological processing to be adjusted and circuit design improved. Electrical measurements performed on dedicated test structures, during the fabrication cycle, allowed the identification and correction of some technological problems (ohmic contacts, current leakage, interconnection integrity, and thermal instabilities). Feedback corrections were validated by dedicated experiments with the experimental effort optimized by statistical techniques (factorial fractional design). (Abstract shortened by UMI.)
NASA Astrophysics Data System (ADS)
Gorille, I.
1980-11-01
The application of MOS switching circuits of high complexity in essential automobile systems, such as ignition and injection, was investigated. A bipolar circuit technology, current hogging logic (CHL), was compared to MOS technologies for its competitiveness. The functional requirements of digital automotive systems can only be met by technologies allowing large packing densities and medium speeds. The properties of n-MOS and CMOS are promising whereas the electrical power needed by p-MOS circuits is in general prohibitively large.
NASA Astrophysics Data System (ADS)
Manzoor, Ali; Rafique, Sajid; Usman Iftikhar, Muhammad; Mahmood Ul Hassan, Khalid; Nasir, Ali
2017-08-01
Piezoelectric vibration energy harvester (PVEH) consists of a cantilever bimorph with piezoelectric layers pasted on its top and bottom, which can harvest power from vibrations and feed to low power wireless sensor nodes through some power conditioning circuit. In this paper, a non-linear conditioning circuit, consisting of a full-bridge rectifier followed by a buck-boost converter, is employed to investigate the issues of electrical side of the energy harvesting system. An integrated mathematical model of complete electromechanical system has been developed. Previously, researchers have studied PVEH with sophisticated piezo-beam models but employed simplistic linear circuits, such as resistor, as electrical load. In contrast, other researchers have worked on more complex non-linear circuits but with over-simplified piezo-beam models. Such models neglect different aspects of the system which result from complex interactions of its electrical and mechanical subsystems. In this work, authors have integrated the distributed parameter-based model of piezo-beam presented in literature with a real world non-linear electrical load. Then, the developed integrated model is employed to analyse the stability of complete energy harvesting system. This work provides a more realistic and useful electromechanical model having realistic non-linear electrical load unlike the simplistic linear circuit elements employed by many researchers.
NASA Astrophysics Data System (ADS)
Takeda, Kotaro; Honda, Kentaro; Takeya, Tsutomu; Okazaki, Kota; Hiraki, Tatsurou; Tsuchizawa, Tai; Nishi, Hidetaka; Kou, Rai; Fukuda, Hiroshi; Usui, Mitsuo; Nosaka, Hideyuki; Yamamoto, Tsuyoshi; Yamada, Koji
2015-01-01
We developed a design technique for a photonics-electronics convergence system by using an equivalent circuit of optical devices in an electrical circuit simulator. We used the transfer matrix method to calculate the response of an optical device. This method used physical parameters and dimensions of optical devices as calculation parameters to design a device in the electrical circuit simulator. It also used an intermediate frequency to express the wavelength dependence of optical devices. By using both techniques, we simulated bit error rates and eye diagrams of optical and electrical integrated circuits and calculated influences of device structure change and wavelength shift penalty.
Interface For MIL-STD-1553B Data Bus
NASA Technical Reports Server (NTRS)
Davies, Bryan L.; Osborn, Stephen H.; Sullender, Craig C.
1993-01-01
Electronic control-logic subsystem acts as interface between microcontroller and MIL-STD-1553B data bus. Subsystem made of relatively small number of integrated circuits. Advantages include low power, few integrated-circuit chips, and little need for control signals.
Package Holds Five Monolithic Microwave Integrated Circuits
NASA Technical Reports Server (NTRS)
Mysoor, Narayan R.; Decker, D. Richard; Olson, Hilding M.
1996-01-01
Packages protect and hold monolithic microwave integrated circuit (MMIC) chips while providing dc and radio-frequency (RF) electrical connections for chips undergoing development. Required to be compact, lightweight, and rugged. Designed to minimize undesired resonances, reflections, losses, and impedance mismatches.
Integrated neuron circuit for implementing neuromorphic system with synaptic device
NASA Astrophysics Data System (ADS)
Lee, Jeong-Jun; Park, Jungjin; Kwon, Min-Woo; Hwang, Sungmin; Kim, Hyungjin; Park, Byung-Gook
2018-02-01
In this paper, we propose and fabricate Integrate & Fire neuron circuit for implementing neuromorphic system. Overall operation of the circuit is verified by measuring discrete devices and the output characteristics of the circuit. Since the neuron circuit shows asymmetric output characteristic that can drive synaptic device with Spike-Timing-Dependent-Plasticity (STDP) characteristic, the autonomous weight update process is also verified by connecting the synaptic device and the neuron circuit. The timing difference of the pre-neuron and the post-neuron induce autonomous weight change of the synaptic device. Unlike 2-terminal devices, which is frequently used to implement neuromorphic system, proposed scheme of the system enables autonomous weight update and simple configuration by using 4-terminal synapse device and appropriate neuron circuit. Weight update process in the multi-layer neuron-synapse connection ensures implementation of the hardware-based artificial intelligence, based on Spiking-Neural- Network (SNN).
Venkatesan, Swaminathan; Ngo, Evan C; Chen, Qiliang; Dubey, Ashish; Mohammad, Lal; Adhikari, Nirmal; Mitul, Abu Farzan; Qiao, Qiquan
2014-06-21
Single and double junction solar cells with high open circuit voltage were fabricated using poly{thiophene-2,5-diyl-alt-[5,6-bis(dodecyloxy)benzo[c][1,2,5]thiadiazole]-4,7-diyl} (PBT-T1) blended with fullerene derivatives in different weight ratios. The role of fullerene loading on structural and morphological changes was investigated using atomic force microscopy (AFM) and X-ray diffraction (XRD). The XRD and AFM measurements showed that a higher fullerene mixing ratio led to breaking of inter-chain packing and hence resulted in smaller disordered polymer domains. When the PBT-T1:PC60BM weight ratio was 1 : 1, the polymer retained its structural order; however, large aggregated domains formed, leading to poor device performance due to low fill factor and short circuit current density. When the ratio was increased to 1 : 2 and then 1 : 3, smaller amorphous domains were observed, which improved photovoltaic performance. The 1 : 2 blending ratio was optimal due to adequate charge transport pathways giving rise to moderate short circuit current density and fill factor. Adding 1,8-diiodooctane (DIO) additive into the 1 : 2 blend films further improved both the short circuit current density and fill factor, leading to an increased efficiency to 4.5% with PC60BM and 5.65% with PC70BM. These single junction solar cells exhibited a high open circuit voltage at ∼ 0.9 V. Photo-charge extraction by linearly increasing voltage (Photo-CELIV) measurements showed the highest charge carrier mobility in the 1 : 2 film among the three ratios, which was further enhanced by introducing the DIO. The Photo-CELIV measurements with varying delay times showed significantly higher extracted charge carrier density for cells processed with DIO. Tandem devices using P3HT:IC60BA as bottom cell and PBT-T1:PC60BM as top cell exhibited a high open circuit voltage of 1.62 V with 5.2% power conversion efficiency.
Broadband image sensor array based on graphene-CMOS integration
NASA Astrophysics Data System (ADS)
Goossens, Stijn; Navickaite, Gabriele; Monasterio, Carles; Gupta, Shuchi; Piqueras, Juan José; Pérez, Raúl; Burwell, Gregory; Nikitskiy, Ivan; Lasanta, Tania; Galán, Teresa; Puma, Eric; Centeno, Alba; Pesquera, Amaia; Zurutuza, Amaia; Konstantatos, Gerasimos; Koppens, Frank
2017-06-01
Integrated circuits based on complementary metal-oxide-semiconductors (CMOS) are at the heart of the technological revolution of the past 40 years, enabling compact and low-cost microelectronic circuits and imaging systems. However, the diversification of this platform into applications other than microcircuits and visible-light cameras has been impeded by the difficulty to combine semiconductors other than silicon with CMOS. Here, we report the monolithic integration of a CMOS integrated circuit with graphene, operating as a high-mobility phototransistor. We demonstrate a high-resolution, broadband image sensor and operate it as a digital camera that is sensitive to ultraviolet, visible and infrared light (300-2,000 nm). The demonstrated graphene-CMOS integration is pivotal for incorporating 2D materials into the next-generation microelectronics, sensor arrays, low-power integrated photonics and CMOS imaging systems covering visible, infrared and terahertz frequencies.
Packaging Of Control Circuits In A Robot Arm
NASA Technical Reports Server (NTRS)
Kast, William
1994-01-01
Packaging system houses and connects control circuitry mounted on circuit boards within shoulder, upper section, and lower section of seven-degree-of-freedom robot arm. Has modular design that incorporates surface-mount technology, multilayer circuit boards, large-scale integrated circuits, and multi-layer flat cables between sections for compactness. Three sections of robot arm contain circuit modules in form of stardardized circuit boards. Each module contains two printed-circuit cards, one of each face.
Physically separating printed circuit boards with a resilient, conductive contact
NASA Technical Reports Server (NTRS)
Baker, John D. (Inventor); Montalvo, Alberto (Inventor)
1999-01-01
A multi-board module provides high density electronic packaging in which multiple printed circuit boards are stacked. Electrical power, or signals, are conducted between the boards through a resilient contact. One end of the contact is located at a via in the lower circuit board and soldered to a pad near the via. The top surface of the contact rests against a via of the facing printed circuit board.
Assessment of Durable SiC JFET Technology for +600 C to -125 C Integrated Circuit Operation
NASA Technical Reports Server (NTRS)
Neudeck, P. G.; Krasowski, M. J.; Prokop, N. F.
2011-01-01
Electrical characteristics and circuit design considerations for prototype 6H-SiC JFET integrated circuits (ICs) operating over the broad temperature range of -125 C to +600 C are described. Strategic implementation of circuits with transistors and resistors in the same 6H-SiC n-channel layer enabled ICs with nearly temperature-independent functionality to be achieved. The frequency performance of the circuits declined at temperatures increasingly below or above room temperature, roughly corresponding to the change in 6H-SiC n-channel resistance arising from incomplete carrier ionization at low temperature and decreased electron mobility at high temperature. In addition to very broad temperature functionality, these simple digital and analog demonstration integrated circuits successfully operated with little change in functional characteristics over the course of thousands of hours at 500 C before experiencing interconnect-related failures. With appropriate further development, these initial results establish a new technology foundation for realizing durable 500 C ICs for combustion engine sensing and control, deep-well drilling, and other harsh-environment applications.
Nonlinear system analysis in bipolar integrated circuits
NASA Astrophysics Data System (ADS)
Fang, T. F.; Whalen, J. J.
1980-01-01
Since analog bipolar integrated circuits (IC's) have become important components in modern communication systems, the study of the Radio Frequency Interference (RFI) effects in bipolar IC amplifiers is an important subject for electromagnetic compatibility (EMC) engineering. The investigation has focused on using the nonlinear circuit analysis program (NCAP) to predict RF demodulation effects in broadband bipolar IC amplifiers. The audio frequency (AF) voltage at the IC amplifier output terminal caused by an amplitude modulated (AM) RF signal at the IC amplifier input terminal was calculated and compared to measured values. Two broadband IC amplifiers were investigated: (1) a cascode circuit using a CA3026 dual differential pair; (2) a unity gain voltage follower circuit using a micro A741 operational amplifier (op amp). Before using NCAP for RFI analysis, the model parameters for each bipolar junction transistor (BJT) in the integrated circuit were determined. Probe measurement techniques, manufacturer's data, and other researcher's data were used to obtain the required NCAP BJT model parameter values. An important contribution included in this effort is a complete set of NCAP BJT model parameters for most of the transistor types used in linear IC's.
A new approximation of Fermi-Dirac integrals of order 1/2 for degenerate semiconductor devices
NASA Astrophysics Data System (ADS)
AlQurashi, Ahmed; Selvakumar, C. R.
2018-06-01
There had been tremendous growth in the field of Integrated circuits (ICs) in the past fifty years. Scaling laws mandated both lateral and vertical dimensions to be reduced and a steady increase in doping densities. Most of the modern semiconductor devices have invariably heavily doped regions where Fermi-Dirac Integrals are required. Several attempts have been devoted to developing analytical approximations for Fermi-Dirac Integrals since numerical computations of Fermi-Dirac Integrals are difficult to use in semiconductor devices, although there are several highly accurate tabulated functions available. Most of these analytical expressions are not sufficiently suitable to be employed in semiconductor device applications due to their poor accuracy, the requirement of complicated calculations, and difficulties in differentiating and integrating. A new approximation has been developed for the Fermi-Dirac integrals of the order 1/2 by using Prony's method and discussed in this paper. The approximation is accurate enough (Mean Absolute Error (MAE) = 0.38%) and easy enough to be used in semiconductor device equations. The new approximation of Fermi-Dirac Integrals is applied to a more generalized Einstein Relation which is an important relation in semiconductor devices.
Capacitive charge generation apparatus and method for testing circuits
Cole, E.I. Jr.; Peterson, K.A.; Barton, D.L.
1998-07-14
An electron beam apparatus and method for testing a circuit are disclosed. The electron beam apparatus comprises an electron beam incident on an outer surface of an insulating layer overlying one or more electrical conductors of the circuit for generating a time varying or alternating current electrical potential on the surface; and a measurement unit connected to the circuit for measuring an electrical signal capacitively coupled to the electrical conductors to identify and map a conduction state of each of the electrical conductors, with or without an electrical bias signal being applied to the circuit. The electron beam apparatus can further include a secondary electron detector for forming a secondary electron image for registration with a map of the conduction state of the electrical conductors. The apparatus and method are useful for failure analysis or qualification testing to determine the presence of any open-circuits or short-circuits, and to verify the continuity or integrity of electrical conductors buried below an insulating layer thickness of 1-100 {micro}m or more without damaging or breaking down the insulating layer. The types of electrical circuits that can be tested include integrated circuits, multi-chip modules, printed circuit boards and flexible printed circuits. 7 figs.
Capacitive charge generation apparatus and method for testing circuits
Cole, Jr., Edward I.; Peterson, Kenneth A.; Barton, Daniel L.
1998-01-01
An electron beam apparatus and method for testing a circuit. The electron beam apparatus comprises an electron beam incident on an outer surface of an insulating layer overlying one or more electrical conductors of the circuit for generating a time varying or alternating current electrical potential on the surface; and a measurement unit connected to the circuit for measuring an electrical signal capacitively coupled to the electrical conductors to identify and map a conduction state of each of the electrical conductors, with or without an electrical bias signal being applied to the circuit. The electron beam apparatus can further include a secondary electron detector for forming a secondary electron image for registration with a map of the conduction state of the electrical conductors. The apparatus and method are useful for failure analysis or qualification testing to determine the presence of any open-circuits or short-circuits, and to verify the continuity or integrity of electrical conductors buried below an insulating layer thickness of 1-100 .mu.m or more without damaging or breaking down the insulating layer. The types of electrical circuits that can be tested include integrated circuits, multi-chip modules, printed circuit boards and flexible printed circuits.
NASA Technical Reports Server (NTRS)
Adams, W. A.; Reinhardt, V. S. (Inventor)
1983-01-01
An electrical RF signal amplifier for providing high temperature stability and RF isolation and comprised of an integrated circuit voltage regulator, a single transistor, and an integrated circuit operational amplifier mounted on a circuit board such that passive circuit elements are located on side of the circuit board while the active circuit elements are located on the other side is described. The active circuit elements are embedded in a common heat sink so that a common temperature reference is provided for changes in ambient temperature. The single transistor and operational amplifier are connected together to form a feedback amplifier powered from the voltage regulator with transistor implementing primarily the desired signal gain while the operational amplifier implements signal isolation. Further RF isolation is provided by the voltage regulator which inhibits cross-talk from other like amplifiers powered from a common power supply. Input and output terminals consisting of coaxial connectors are located on the sides of a housing in which all the circuit components and heat sink are located.
Two integrator loop quadrature oscillators: A review.
Soliman, Ahmed M
2013-01-01
A review of the two integrator loop oscillator circuits providing two quadrature sinusoidal output voltages is given. All the circuits considered employ the minimum number of capacitors namely two except one circuit which uses three capacitors. The circuits considered are classified to four different classes. The first class includes floating capacitors and floating resistors and the active building blocks realizing these circuits are the Op Amp or the OTRA. The second class employs grounded capacitors and includes floating resistors and the active building blocks realizing these circuits are the DCVC or the unity gain cells or the CFOA. The third class employs grounded capacitors and grounded resistors and the active building blocks realizing these circuits are the CCII. The fourth class employs grounded capacitors and no resistors and the active building blocks realizing these circuits are the TA. Transformation methods showing the generation of different classes from each other is given in details and this is one of the main objectives of this paper.
Design of Low-Complexity and High-Speed Coplanar Four-Bit Ripple Carry Adder in QCA Technology
NASA Astrophysics Data System (ADS)
Balali, Moslem; Rezai, Abdalhossein
2018-07-01
Quantum-dot Cellular Automata (QCA) technology is a suitable technology to replace CMOS technology due to low-power consumption, high-speed and high-density devices. Full adder has an important role in the digital circuit design. This paper presents and evaluates a novel single-layer four-bit QCA Ripple Carry Adder (RCA) circuit. The developed four-bit QCA RCA circuit is based on novel QCA full adder circuit. The developed circuits are simulated using QCADesigner tool version 2.0.3. The simulation results show that the developed circuits have advantages in comparison with existing single-layer and multilayer circuits in terms of cell count, area occupation and circuit latency.
Design of Low-Complexity and High-Speed Coplanar Four-Bit Ripple Carry Adder in QCA Technology
NASA Astrophysics Data System (ADS)
Balali, Moslem; Rezai, Abdalhossein
2018-03-01
Quantum-dot Cellular Automata (QCA) technology is a suitable technology to replace CMOS technology due to low-power consumption, high-speed and high-density devices. Full adder has an important role in the digital circuit design. This paper presents and evaluates a novel single-layer four-bit QCA Ripple Carry Adder (RCA) circuit. The developed four-bit QCA RCA circuit is based on novel QCA full adder circuit. The developed circuits are simulated using QCADesigner tool version 2.0.3. The simulation results show that the developed circuits have advantages in comparison with existing single-layer and multilayer circuits in terms of cell count, area occupation and circuit latency.
On-chip continuous-variable quantum entanglement
NASA Astrophysics Data System (ADS)
Masada, Genta; Furusawa, Akira
2016-09-01
Entanglement is an essential feature of quantum theory and the core of the majority of quantum information science and technologies. Quantum computing is one of the most important fruits of quantum entanglement and requires not only a bipartite entangled state but also more complicated multipartite entanglement. In previous experimental works to demonstrate various entanglement-based quantum information processing, light has been extensively used. Experiments utilizing such a complicated state need highly complex optical circuits to propagate optical beams and a high level of spatial interference between different light beams to generate quantum entanglement or to efficiently perform balanced homodyne measurement. Current experiments have been performed in conventional free-space optics with large numbers of optical components and a relatively large-sized optical setup. Therefore, they are limited in stability and scalability. Integrated photonics offer new tools and additional capabilities for manipulating light in quantum information technology. Owing to integrated waveguide circuits, it is possible to stabilize and miniaturize complex optical circuits and achieve high interference of light beams. The integrated circuits have been firstly developed for discrete-variable systems and then applied to continuous-variable systems. In this article, we review the currently developed scheme for generation and verification of continuous-variable quantum entanglement such as Einstein-Podolsky-Rosen beams using a photonic chip where waveguide circuits are integrated. This includes balanced homodyne measurement of a squeezed state of light. As a simple example, we also review an experiment for generating discrete-variable quantum entanglement using integrated waveguide circuits.
Materials Integration and Doping of Carbon Nanotube-based Logic Circuits
NASA Astrophysics Data System (ADS)
Geier, Michael
Over the last 20 years, extensive research into the structure and properties of single- walled carbon nanotube (SWCNT) has elucidated many of the exceptional qualities possessed by SWCNTs, including record-setting tensile strength, excellent chemical stability, distinctive optoelectronic features, and outstanding electronic transport characteristics. In order to exploit these remarkable qualities, many application-specific hurdles must be overcome before the material can be implemented in commercial products. For electronic applications, recent advances in sorting SWCNTs by electronic type have enabled significant progress towards SWCNT-based integrated circuits. Despite these advances, demonstrations of SWCNT-based devices with suitable characteristics for large-scale integrated circuits have been limited. The processing methodologies, materials integration, and mechanistic understanding of electronic properties developed in this dissertation have enabled unprecedented scales of SWCNT-based transistor fabrication and integrated circuit demonstrations. Innovative materials selection and processing methods are at the core of this work and these advances have led to transistors with the necessary transport properties required for modern circuit integration. First, extensive collaborations with other research groups allowed for the exploration of SWCNT thin-film transistors (TFTs) using a wide variety of materials and processing methods such as new dielectric materials, hybrid semiconductor materials systems, and solution-based printing of SWCNT TFTs. These materials were integrated into circuit demonstrations such as NOR and NAND logic gates, voltage-controlled ring oscillators, and D-flip-flops using both rigid and flexible substrates. This dissertation explores strategies for implementing complementary SWCNT-based circuits, which were developed by using local metal gate structures that achieve enhancement-mode p-type and n-type SWCNT TFTs with widely separated and symmetric threshold voltages. Additionally, a novel n-type doping procedure for SWCNT TFTs was also developed utilizing a solution-processed organometallic small molecule to demonstrate the first network top-gated n-type SWCNT TFTs. Lastly, new doping and encapsulation layers were incorporated to stabilize both p-type and n-type SWCNT TFT electronic properties, which enabled the fabrication of large-scale memory circuits. Employing these materials and processing advances has addressed many application specific barriers to commercialization. For instance, the first thin-film SWCNT complementary metal-oxide-semi-conductor (CMOS) logic devices are demonstrated with sub-nanowatt static power consumption and full rail-to-rail voltage transfer characteristics. With the introduction of a new n-type Rh-based molecular dopant, the first SWCNT TFTs are fabricated in top-gate geometries over large areas with high yield. Then by utilizing robust encapsulation methods, stable and uniform electronic performance of both p-type and n-type SWCNT TFTs has been achieved. Based on these complementary SWCNT TFTs, it is possible to simulate, design, and fabricate arrays of low-power static random access memory (SRAM) circuits, achieving large-scale integration for the first time based on solution-processed semiconductors. Together, this work provides a direct pathway for solution processable, large scale, power-efficient advanced integrated logic circuits and systems.
Intskirveli, Irakli
2017-01-01
Abstract Nicotine enhances sensory and cognitive processing via actions at nicotinic acetylcholine receptors (nAChRs), yet the precise circuit- and systems-level mechanisms remain unclear. In sensory cortex, nicotinic modulation of receptive fields (RFs) provides a model to probe mechanisms by which nAChRs regulate cortical circuits. Here, we examine RF modulation in mouse primary auditory cortex (A1) using a novel electrophysiological approach: current-source density (CSD) analysis of responses to tone-in-notched-noise (TINN) acoustic stimuli. TINN stimuli consist of a tone at the characteristic frequency (CF) of the recording site embedded within a white noise stimulus filtered to create a spectral “notch” of variable width centered on CF. Systemic nicotine (2.1 mg/kg) enhanced responses to the CF tone and to narrow-notch stimuli, yet reduced the response to wider-notch stimuli, indicating increased response gain within a narrowed RF. Subsequent manipulations showed that modulation of cortical RFs by systemic nicotine reflected effects at several levels in the auditory pathway: nicotine suppressed responses in the auditory midbrain and thalamus, with suppression increasing with spectral distance from CF so that RFs became narrower, and facilitated responses in the thalamocortical pathway, while nicotinic actions within A1 further contributed to both suppression and facilitation. Thus, multiple effects of systemic nicotine integrate along the ascending auditory pathway. These actions at nAChRs in cortical and subcortical circuits, which mimic effects of auditory attention, likely contribute to nicotinic enhancement of sensory and cognitive processing. PMID:28660244
Askew, Caitlin; Intskirveli, Irakli; Metherate, Raju
2017-01-01
Nicotine enhances sensory and cognitive processing via actions at nicotinic acetylcholine receptors (nAChRs), yet the precise circuit- and systems-level mechanisms remain unclear. In sensory cortex, nicotinic modulation of receptive fields (RFs) provides a model to probe mechanisms by which nAChRs regulate cortical circuits. Here, we examine RF modulation in mouse primary auditory cortex (A1) using a novel electrophysiological approach: current-source density (CSD) analysis of responses to tone-in-notched-noise (TINN) acoustic stimuli. TINN stimuli consist of a tone at the characteristic frequency (CF) of the recording site embedded within a white noise stimulus filtered to create a spectral "notch" of variable width centered on CF. Systemic nicotine (2.1 mg/kg) enhanced responses to the CF tone and to narrow-notch stimuli, yet reduced the response to wider-notch stimuli, indicating increased response gain within a narrowed RF. Subsequent manipulations showed that modulation of cortical RFs by systemic nicotine reflected effects at several levels in the auditory pathway: nicotine suppressed responses in the auditory midbrain and thalamus, with suppression increasing with spectral distance from CF so that RFs became narrower, and facilitated responses in the thalamocortical pathway, while nicotinic actions within A1 further contributed to both suppression and facilitation. Thus, multiple effects of systemic nicotine integrate along the ascending auditory pathway. These actions at nAChRs in cortical and subcortical circuits, which mimic effects of auditory attention, likely contribute to nicotinic enhancement of sensory and cognitive processing.
A Vibration-Based MEMS Piezoelectric Energy Harvester and Power Conditioning Circuit
Yu, Hua; Zhou, Jielin; Deng, Licheng; Wen, Zhiyu
2014-01-01
This paper presents a micro-electro-mechanical system (MEMS) piezoelectric power generator array for vibration energy harvesting. A complete design flow of the vibration-based energy harvester using the finite element method (FEM) is proposed. The modal analysis is selected to calculate the resonant frequency of the harvester, and harmonic analysis is performed to investigate the influence of the geometric parameters on the output voltage. Based on simulation results, a MEMS Pb(Zr,Ti)O3 (PZT) cantilever array with an integrated large Si proof mass is designed and fabricated to improve output voltage and power. Test results show that the fabricated generator, with five cantilever beams (with unit dimensions of about 3 × 2.4 × 0.05 mm3) and an individual integrated Si mass dimension of about 8 × 12.4 × 0.5 mm3, produces a output power of 66.75 μW, or a power density of 5.19 μW·mm−3·g−2 with an optimal resistive load of 220 kΩ from 5 m/s2 vibration acceleration at its resonant frequency of 234.5 Hz. In view of high internal impedance characteristic of the PZT generator, an efficient autonomous power conditioning circuit, with the function of impedance matching, energy storage and voltage regulation, is then presented, finding that the efficiency of the energy storage is greatly improved and up to 64.95%. The proposed self-supplied energy generator with power conditioning circuit could provide a very promising complete power supply solution for wireless sensor node loads. PMID:24556670
A vibration-based MEMS piezoelectric energy harvester and power conditioning circuit.
Yu, Hua; Zhou, Jielin; Deng, Licheng; Wen, Zhiyu
2014-02-19
This paper presents a micro-electro-mechanical system (MEMS) piezoelectric power generator array for vibration energy harvesting. A complete design flow of the vibration-based energy harvester using the finite element method (FEM) is proposed. The modal analysis is selected to calculate the resonant frequency of the harvester, and harmonic analysis is performed to investigate the influence of the geometric parameters on the output voltage. Based on simulation results, a MEMS Pb(Zr,Ti)O3 (PZT) cantilever array with an integrated large Si proof mass is designed and fabricated to improve output voltage and power. Test results show that the fabricated generator, with five cantilever beams (with unit dimensions of about 3 × 2.4 × 0.05 mm3) and an individual integrated Si mass dimension of about 8 × 12.4 × 0.5 mm3, produces a output power of 66.75 μW, or a power density of 5.19 μW∙mm-3∙g-2 with an optimal resistive load of 220 kΩ from 5 m/s2 vibration acceleration at its resonant frequency of 234.5 Hz. In view of high internal impedance characteristic of the PZT generator, an efficient autonomous power conditioning circuit, with the function of impedance matching, energy storage and voltage regulation, is then presented, finding that the efficiency of the energy storage is greatly improved and up to 64.95%. The proposed self-supplied energy generator with power conditioning circuit could provide a very promising complete power supply solution for wireless sensor node loads.
Si photonics technology for future optical interconnection
NASA Astrophysics Data System (ADS)
Zheng, Xuezhe; Krishnamoorthy, Ashok V.
2011-12-01
Scaling of computing systems require ultra-efficient interconnects with large bandwidth density. Silicon photonics offers a disruptive solution with advantages in reach, energy efficiency and bandwidth density. We review our progress in developing building blocks for ultra-efficient WDM silicon photonic links. Employing microsolder based hybrid integration with low parasitics and high density, we optimize photonic devices on SOI platforms and VLSI circuits on more advanced bulk CMOS technology nodes independently. Progressively, we successfully demonstrated single channel hybrid silicon photonic transceivers at 5 Gbps and 10 Gbps, and 80 Gbps arrayed WDM silicon photonic transceiver using reverse biased depletion ring modulators and Ge waveguide photo detectors. Record-high energy efficiency of less than 100fJ/bit and 385 fJ/bit were achieved for the hybrid integrated transmitter and receiver, respectively. Waveguide grating based optical proximity couplers were developed with low loss and large optical bandwidth to enable multi-layer intra/inter-chip optical interconnects. Thermal engineering of WDM devices by selective substrate removal, together with WDM link using synthetic wavelength comb, we significantly improved the device tuning efficiency and reduced the tuning range. Using these innovative techniques, two orders of magnitude tuning power reduction was achieved. And tuning cost of only a few 10s of fJ/bit is expected for high data rate WDM silicon photonic links.
Low-dark current 1024×1280 InGaAs PIN arrays
NASA Astrophysics Data System (ADS)
Yuan, Ping; Chang, James; Boisvert, Joseph C.; Karam, Nasser
2014-06-01
Photon counting imaging applications requires low noise from both detector and readout integrated circuit (ROIC) arrays. In order to retain the photon-counting-level sensitivity, a long integration time has to be employed and the dark current has to be minimized. It is well known that the PIN dark current is sensitive to temperature and a dark current density of 0.5 nA/cm2 was demonstrated at 7 °C previously. In order to restrain the size, weight, and power consumption (SWaP) of cameras for persistent large-area surveillance on small platforms, it is critical to develop large format PIN arrays with small pitch and low dark current density at higher operation temperatures. Recently Spectrolab has grown, fabricated and tested 1024x1280 InGaAs PIN arrays with 12.5 μm pitch and achieved 0.7 nA/cm2 dark current density at 15 °C. Based on our previous low-dark-current PIN designs, the improvements were focused on 1) the epitaxial material design and growth control; and 2) PIN device structure to minimize the perimeter leakage current and junction diffusion current. We will present characterization data and analyses that illustrate the contribution of various dark current mechanisms.
NASA Astrophysics Data System (ADS)
Kolomiets, V. I.
2018-03-01
The influence of complex influence of climatic factors (temperature, humidity) and electric mode (supply voltage) on the corrosion resistance of metallization of integrated circuits has been considered. The regression dependence of the average time of trouble-free operation t on the mentioned factors has been established in the form of a modified Arrhenius equation that is adequate in a wide range of factor values and is suitable for selecting accelerated test modes. A technique for evaluating the corrosion resistance of aluminum metallization of depressurized CMOS integrated circuits has been proposed.
Magnetic force microscopy method and apparatus to detect and image currents in integrated circuits
Campbell, Ann. N.; Anderson, Richard E.; Cole, Jr., Edward I.
1995-01-01
A magnetic force microscopy method and improved magnetic tip for detecting and quantifying internal magnetic fields resulting from current of integrated circuits. Detection of the current is used for failure analysis, design verification, and model validation. The interaction of the current on the integrated chip with a magnetic field can be detected using a cantilevered magnetic tip. Enhanced sensitivity for both ac and dc current and voltage detection is achieved with voltage by an ac coupling or a heterodyne technique. The techniques can be used to extract information from analog circuits.
Magnetic force microscopy method and apparatus to detect and image currents in integrated circuits
Campbell, A.N.; Anderson, R.E.; Cole, E.I. Jr.
1995-11-07
A magnetic force microscopy method and improved magnetic tip for detecting and quantifying internal magnetic fields resulting from current of integrated circuits are disclosed. Detection of the current is used for failure analysis, design verification, and model validation. The interaction of the current on the integrated chip with a magnetic field can be detected using a cantilevered magnetic tip. Enhanced sensitivity for both ac and dc current and voltage detection is achieved with voltage by an ac coupling or a heterodyne technique. The techniques can be used to extract information from analog circuits. 17 figs.
A SPICE2 Model for the M732 Analog Timer Integrated Circuit.
1982-06-01
I AD-All? 019 ARMY ARMAMENT RESEARCH AND DEVELOPMENT C01MAND DOVER-ETC F/ S 1/ I A SPICES MODEL FOR THE M739 ANALOG TIMER INTEGRATED CIRCUIT. (U) I...JUN $I .J P TOBAK UNCLASSIFIED AR ID-20Di S I-AD-E06 3 NL ADI- A SPICE2 MODEL FOR THE M3 ANALOG TIMR INTERNATED CIRCIT, JOHN P. TOMA DTIC JUNE 1992 13...ARrIID-TR-82001 -;AZ/ 4 " 4. TITLE (and Subtitle) S . TYPE OF REPORT & PERIOD COVERED A SPICE2 MODEL FOR THE M732 ANALOG TIMER Final INTEGRATED CIRCUIT
Kang, Jeongmin; Moon, Taeho; Jeon, Youngin; Kim, Hoyoung; Kim, Sangsig
2013-05-01
ZnO-nanowire-based logic circuits were constructed by the vertical integration of multilayered field-effect transistors (FETs) on plastic substrates. ZnO nanowires with an average diameter of -100 nm were synthesized by thermal chemical vapor deposition for use as the channel material in FETs. The ZnO-based FETs exhibited a high I(ON)/I(OFF) of > 10(6), with the characteristic of n-type depletion modes. For vertically integrated logic circuits, three multilayer FETs were sequentially prepared. The stacked FETs were connected in series via electrodes, and C-PVPs were used for the layer-isolation material. The NOT and NAND gates exhibited large logic-swing values of -93%. These results demonstrate the feasibility of three dimensional flexible logic circuits.
Niobium flex cable for low temperature high density interconnects
NASA Astrophysics Data System (ADS)
van Weers, H. J.; Kunkel, G.; Lindeman, M. A.; Leeman, M.
2013-05-01
This work describes the fabrication and characterization of a Niobium on polyimide flex cable suitable for sub-Kelvin temperatures. The processing used can be extended to high density interconnects and allows for direct integration with printed circuit boards. Several key parameters such as RRR, Tc, current carrying capability at 4 K and thermal conductivity in the range from 0.15 to 10 K have been measured. The average Tc was found to be 8.9 K, with a minimum of 8.3 K. Several samples allowed for more than 50 mA current at 4 K while remaining in the superconducting state. The thermal conductivity for this flex design is dominated by the polyimide, in our case Pyralin PI-2611, and is in good agreement with published thermal conductivity data for a polyimide called Upilex R. Registered trademark of Ube Industries, Japan.
Wu, Chueh-Yu; Lu, Jau-Ching; Liu, Man-Chi; Tung, Yi-Chung
2012-10-21
Microfluidic technology plays an essential role in various lab on a chip devices due to its desired advantages. An automated microfluidic system integrated with actuators and sensors can further achieve better controllability. A number of microfluidic actuation schemes have been well developed. In contrast, most of the existing sensing methods still heavily rely on optical observations and external transducers, which have drawbacks including: costly instrumentation, professional operation, tedious interfacing, and difficulties of scaling up and further signal processing. This paper reports the concept of electrofluidic circuits - electrical circuits which are constructed using ionic liquid (IL)-filled fluidic channels. The developed electrofluidic circuits can be fabricated using a well-developed multi-layer soft lithography (MSL) process with polydimethylsiloxane (PDMS) microfluidic channels. Electrofluidic circuits allow seamless integration of pressure sensors with analog and digital operation functions into microfluidic systems and provide electrical readouts for further signal processing. In the experiments, the analog operation device is constructed based on electrofluidic Wheatstone bridge circuits with electrical outputs of the addition and subtraction results of the applied pressures. The digital operation (AND, OR, and XOR) devices are constructed using the electrofluidic pressure controlled switches, and output electrical signals of digital operations of the applied pressures. The experimental results demonstrate the designed functions for analog and digital operations of applied pressures are successfully achieved using the developed electrofluidic circuits, making them promising to develop integrated microfluidic systems with capabilities of precise pressure monitoring and further feedback control for advanced lab on a chip applications.
Maximum Temperature Detection System for Integrated Circuits
NASA Astrophysics Data System (ADS)
Frankiewicz, Maciej; Kos, Andrzej
2015-03-01
The paper describes structure and measurement results of the system detecting present maximum temperature on the surface of an integrated circuit. The system consists of the set of proportional to absolute temperature sensors, temperature processing path and a digital part designed in VHDL. Analogue parts of the circuit where designed with full-custom technique. The system is a part of temperature-controlled oscillator circuit - a power management system based on dynamic frequency scaling method. The oscillator cooperates with microprocessor dedicated for thermal experiments. The whole system is implemented in UMC CMOS 0.18 μm (1.8 V) technology.
DOE Office of Scientific and Technical Information (OSTI.GOV)
Tzuang, C.K.C.
1986-01-01
Various MMIC (monolithic microwave integrated circuit) planar waveguides have shown possible existence of a slow-wave propagation. In many practical applications of these slow-wave circuits, the semiconductor devices have nonuniform material properties that may affect the slow-wave propagation. In the first part of the dissertation, the effects of the nonuniform material properties are studied by a finite-element method. In addition, the transient pulse excitations of these slow-wave circuits also have great theoretical and practical interests. In the second part, the time-domain analysis of a slow-wave coplanar waveguide is presented.
High density printed electrical circuit board card connection system
Baumbaugh, Alan E.
1997-01-01
A zero insertion/extraction force printed circuit board card connection system comprises a cam-operated locking mechanism disposed along an edge portion of the printed circuit board. The extrusions along the circuit board mate with an extrusion fixed to the card cage having a plurality of electrical connectors. The card connection system allows the connectors to be held away from the circuit board during insertion/extraction and provides a constant mating force once the circuit board is positioned. The card connection system provides a simple solution to the need for a greater number of electrical signal connections.
Radome Positioner for the RFSS (Radio Frequency Simulation System).
1978-02-27
its associated circuits contained on the Motorola M68MM01A-I micro- module (See Drawing 64). This board contains the 6800 microprocessor. Ik bytes of...D 00 1~ 0 41 + C.) ) -44 208 g. Small encoder diameter achieved by using integrated circuit modules . h. Stainless steel case. U...to the 30 integrated circuits which actually comprise the heart of the-microcomputer. This dramatic reduction in parts count re- sults in a similar
Split-cross-bridge resistor for testing for proper fabrication of integrated circuits
NASA Technical Reports Server (NTRS)
Buehler, M. G. (Inventor)
1985-01-01
An electrical testing structure and method is described whereby a test structure is fabricated on a large scale integrated circuit wafer along with the circuit components and has a van der Pauw cross resistor in conjunction with a bridge resistor and a split bridge resistor, the latter having two channels each a line width wide, corresponding to the line width of the wafer circuit components, and with the two channels separated by a space equal to the line spacing of the wafer circuit components. The testing structure has associated voltage and current contact pads arranged in a two by four array for conveniently passing currents through the test structure and measuring voltages at appropriate points to calculate the sheet resistance, line width, line spacing, and line pitch of the circuit components on the wafer electrically.
Integrated Circuits in the Introductory Electronics Laboratory
ERIC Educational Resources Information Center
English, Thomas C.; Lind, David A.
1973-01-01
Discusses the use of an integrated circuit operational amplifier in an introductory electronics laboratory course for undergraduate science majors. The advantages of this approach and the implications for scientific instrumentation are identified. Describes a number of experiments suitable for the undergraduate laboratory. (Author/DF)
Chemical vapor deposition for automatic processing of integrated circuits
NASA Technical Reports Server (NTRS)
Kennedy, B. W.
1980-01-01
Chemical vapor deposition for automatic processing of integrated circuits including the wafer carrier and loading from a receiving air track into automatic furnaces and unloading on to a sending air track is discussed. Passivation using electron beam deposited quartz is also considered.
Federal Register 2010, 2011, 2012, 2013, 2014
2010-12-06
... INTERNATIONAL TRADE COMMISSION [Investigation No. 337-TA-648] Certain Semiconductor Integration Circuits Using Tungsten Metallization and Products Containing Same; Notice of Commission Decision To Dismiss the Investigation as Moot AGENCY: U.S. International Trade Commission. ACTION: Notice. SUMMARY...
Optoelectronic Integrated Circuits For Neural Networks
NASA Technical Reports Server (NTRS)
Psaltis, D.; Katz, J.; Kim, Jae-Hoon; Lin, S. H.; Nouhi, A.
1990-01-01
Many threshold devices placed on single substrate. Integrated circuits containing optoelectronic threshold elements developed for use as planar arrays of artificial neurons in research on neural-network computers. Mounted with volume holograms recorded in photorefractive crystals serving as dense arrays of variable interconnections between neurons.
A Program in Semiconductor Processing.
ERIC Educational Resources Information Center
McConica, Carol M.
1984-01-01
A graduate program at Colorado State University which focuses on integrated circuit processing is described. The program utilizes courses from several departments while allowing students to apply chemical engineering techniques to an integrated circuit fabrication research topic. Information on employment of chemical engineers by electronics…
AIN-Based Packaging for SiC High-Temperature Electronics
NASA Technical Reports Server (NTRS)
Savrun, Ender
2004-01-01
Packaging made primarily of aluminum nitride has been developed to enclose silicon carbide-based integrated circuits (ICs), including circuits containing SiC-based power diodes, that are capable of operation under conditions more severe than can be withstood by silicon-based integrated circuits. A major objective of this development was to enable packaged SiC electronic circuits to operate continuously at temperatures up to 500 C. AlN-packaged SiC electronic circuits have commercial potential for incorporation into high-power electronic equipment and into sensors that must withstand high temperatures and/or high pressures in diverse applications that include exploration in outer space, well logging, and monitoring of nuclear power systems. This packaging embodies concepts drawn from flip-chip packaging of silicon-based integrated circuits. One or more SiC-based circuit chips are mounted on an aluminum nitride package substrate or sandwiched between two such substrates. Intimate electrical connections between metal conductors on the chip(s) and the metal conductors on external circuits are made by direct bonding to interconnections on the package substrate(s) and/or by use of holes through the package substrate(s). This approach eliminates the need for wire bonds, which have been the most vulnerable links in conventional electronic circuitry in hostile environments. Moreover, the elimination of wire bonds makes it possible to pack chips more densely than was previously possible.
Readout circuit with novel background suppression for long wavelength infrared focal plane arrays
NASA Astrophysics Data System (ADS)
Xie, L.; Xia, X. J.; Zhou, Y. F.; Wen, Y.; Sun, W. F.; Shi, L. X.
2011-02-01
In this article, a novel pixel readout circuit using a switched-capacitor integrator mode background suppression technique is presented for long wavelength infrared focal plane arrays. This circuit can improve dynamic range and signal-to-noise ratio by suppressing the large background current during integration. Compared with other background suppression techniques, the new background suppression technique is less sensitive to the process mismatch and has no additional shot noise. The proposed circuit is theoretically analysed and simulated while taking into account the non-ideal characteristics. The result shows that the background suppression non-uniformity is ultra-low even for a large process mismatch. The background suppression non-uniformity of the proposed circuit can also remain very small with technology scaling.
V-band integrated quadriphase modulator
NASA Technical Reports Server (NTRS)
Grote, A.; Chang, K.
1983-01-01
A V-band integrated circuit quadriphase shift keyed modulator/exciter for space communications systems was developed. Intersatellite communications systems require direct modulation at 60 GHz to enhance signal processing capability. For most systems, particularly space applications, small and lightweight components are essential to alleviate severe system design constraints. Thus to achieve wideband, high data rate systems, direct modulation techniques at millimeter waves using solid state integrated circuit technology are an integral part of the overall technology developments.
Industrial Electronics II for ICT. Student's Manual.
ERIC Educational Resources Information Center
Snider, Bob
This student manual contains the following six units for classroom and laboratory experiences in high school industrial electronics: (1) introduction and review of DC and AC circuits; (2) semiconductors; (3) integrated circuits; (4) digital basics; (5) complex digital circuits; and (6) computer circuits. The units include unit objectives, specific…
Quantum dash based single section mode locked lasers for photonic integrated circuits.
Joshi, Siddharth; Calò, Cosimo; Chimot, Nicolas; Radziunas, Mindaugas; Arkhipov, Rostislav; Barbet, Sophie; Accard, Alain; Ramdane, Abderrahim; Lelarge, Francois
2014-05-05
We present the first demonstration of an InAs/InP Quantum Dash based single-section frequency comb generator designed for use in photonic integrated circuits (PICs). The laser cavity is closed using a specifically designed Bragg reflector without compromising the mode-locking performance of the self pulsating laser. This enables the integration of single-section mode-locked laser in photonic integrated circuits as on-chip frequency comb generators. We also investigate the relations between cavity modes in such a device and demonstrate how the dispersion of the complex mode frequencies induced by the Bragg grating implies a violation of the equi-distance between the adjacent mode frequencies and, therefore, forbids the locking of the modes in a classical Bragg Device. Finally we integrate such a Bragg Mirror based laser with Semiconductor Optical Amplifier (SOA) to demonstrate the monolithic integration of QDash based low phase noise sources in PICs.
Integration of a photonic crystal polarization beam splitter and waveguide bend.
Zheng, Wanhua; Xing, Mingxin; Ren, Gang; Johnson, Steven G; Zhou, Wenjun; Chen, Wei; Chen, Lianghui
2009-05-11
In this work, we present the design of an integrated photonic-crystal polarization beam splitter (PC-PBS) and a low-loss photonic-crystal 60 degrees waveguide bend. Firstly, the modal properties of the PC-PBS and the mechanism of the low-loss waveguide bend are investigated by the two-dimensional finite-difference time-domain (FDTD) method, and then the integration of the two devices is studied. It shows that, although the individual devices perform well separately, the performance of the integrated circuit is poor due to the multi-mode property of the PC-PBS. By introducing deformed airhole structures, a single-mode PC-PBS is proposed, which significantly enhance the performance of the circuit with the extinction ratios remaining above 20 dB for both transverse-electric (TE) and transverse-magnetic (TM) polarizations. Both the specific result and the general idea of integration design are promising in the photonic crystal integrated circuits in the future.
Ultra-high aspect ratio titania nanoflakes for dye-sensitized solar cells
NASA Astrophysics Data System (ADS)
Lee, Yang-Yao; El-Shall, Hassan
2017-12-01
Micron sized titania flakes with thickness about 40 nm were used in the titania pastes to assemble dye-sensitized solar cells (DSSCs). Using the same deposition method, better particle dispersion of titania flakes resulted in well bonded and integral films comparing to cracking of Degussa P25 nanoparticle films during the evaporation and sintering processes. There are two features of titania flakes which leads to improved conversion efficiency of DSSC: (1) Higher and stronger adsorption of N-719 dyes due to high specific surface area (2) Stronger light scattering of visible light spectrum because of micron scale wide in two dimensions of the flakes. The thickness of the conducting TiO2 was critical to the IV characteristics of DSSC such as the short-circuit current density (Isc) and open-circuit voltage (Voc). Under the same thickness basis, calcined titania flakes provided 5 times higher efficiency than the photoelectrodes consisted of Degussa P25 nanoparticles (7.4% vs. 1.2%).
Compact GaSb/silicon-on-insulator 2.0x μm widely tunable external cavity lasers.
Wang, Ruijun; Malik, Aditya; Šimonytė, Ieva; Vizbaras, Augustinas; Vizbaras, Kristijonas; Roelkens, Gunther
2016-12-12
2.0x µm widely tunable external cavity lasers realized by combining a GaSb gain chip with a silicon photonics waveguide circuit for wavelength selection are demonstrated. Wavelength tuning over 58 nm from 2.01 to 2.07 µm is demonstrated. In the silicon photonic integrated circuit, laser feedback is realized by using a silicon Bragg grating and continuous tuning is realized by using two thermally tuned silicon microring resonators (MRRs) and a phase section. The uncooled laser has maximum output power of 7.5 mW and threshold current density of 0.8 kA/cm2. The effect of the coupling gap of the MRRs on tunable laser performance is experimentally assessed. A side mode suppression ratio better than 52 dB over the full tuning range and in the optimum operation point of more than 60 dB is achieved for the laser with weakly coupled MRRs.
Ambipolar Barristors for Reconfigurable Logic Circuits.
Liu, Yuan; Zhang, Guo; Zhou, Hailong; Li, Zheng; Cheng, Rui; Xu, Yang; Gambin, Vincent; Huang, Yu; Duan, Xiangfeng
2017-03-08
Vertical heterostructures based on graphene have emerged as a unique architecture for novel electronic devices with unusual characteristics. Here we report a new design of vertical ambipolar barristors based on metal-graphene-silicon-graphene sandwich structure, using the bottom graphene as a gate-tunable "active contact", the top graphene as an adaptable Ohmic contact, and the low doping thin silicon layer as the switchable channel. Importantly, with finite density of states and weak screening effect of graphene, we demonstrate, for the first time, that both the carrier concentration and majority carrier type in the sandwiched silicon can be readily modulated by gate potential penetrating through graphene. It can thus enable a new type of ambipolar barristors with an ON-OFF ratio exceeding 10 3 . Significantly, these ambipolar barristors can be flexibly configured into either p-type or n-type transistors and used to create integrated circuits with reconfigurable logic functions. This unconventional device structure and ambipolar reconfigurable characteristics can open up exciting opportunities in future electronics based on graphene or two-dimensional van der Waals heterostructures.
Kang, Junsu; Lee, Donghyeon; Heo, Young Jin; Chung, Wan Kyun
2017-11-07
For highly-integrated microfluidic systems, an actuation system is necessary to control the flow; however, the bulk of actuation devices including pumps or valves has impeded the broad application of integrated microfluidic systems. Here, we suggest a microfluidic process control method based on built-in microfluidic circuits. The circuit is composed of a fluidic timer circuit and a pneumatic logic circuit. The fluidic timer circuit is a serial connection of modularized timer units, which sequentially pass high pressure to the pneumatic logic circuit. The pneumatic logic circuit is a NOR gate array designed to control the liquid-controlling process. By using the timer circuit as a built-in signal generator, multi-step processes could be done totally inside the microchip without any external controller. The timer circuit uses only two valves per unit, and the number of process steps can be extended without limitation by adding timer units. As a demonstration, an automation chip has been designed for a six-step droplet treatment, which entails 1) loading, 2) separation, 3) reagent injection, 4) incubation, 5) clearing and 6) unloading. Each process was successfully performed for a pre-defined step-time without any external control device.
NASA Technical Reports Server (NTRS)
Vonroos, O.; Zoutendyk, J.
1983-01-01
When an energetic particle (kinetic energy 0.5 MeV) originating from a radioactive decay or a cosmic ray transverse the active regions of semiconductor devices used in integrated circuit (IC) chips, it leaves along its track a high density electron hole plasma. The subsequent decay of this plasma by drift and diffusion leads to charge collection at the electrodes large enough in most cases to engender a false reading, hence the name single-event upset (SEU). The problem of SEU's is particularly severe within the harsh environment of Jupiter's radiation belts and constitutes therefore a matter of concern for the Galileo mission. The physics of an SEU event is analyzed in some detail. Owing to the predominance of nonlinear space charge effects and the fact that positive (holes) and negative (electrons) charges must be treated on an equal footing, analytical models for the ionized-charge collection and their corresponding currents as a function of time prove to be inadequate even in the simplest case of uniformly doped, abrupt p-n junctions in a one-dimensional geometry. The necessity for full-fledged computer simulation of the pertinent equations governing the electron-hole plasma therefore becomes imperative.
Millimeter-wave and terahertz integrated circuit antennas
NASA Technical Reports Server (NTRS)
Rebeiz, Gabriel M.
1992-01-01
This paper presents a comprehensive review of integrated circuit antennas suitable for millimeter and terahertz applications. A great deal of research was done on integrated circuit antennas in the last decade and many of the problems associated with electrically thick dielectric substrates, such as substrate modes and poor radiation patterns, have been understood and solved. Several new antennas, such as the integrated horn antenna, the dielectric-filled parabola, the Fresnel plate antenna, the dual-slot antenna, and the log-periodic and spiral antennas on extended hemispherical lenses, have resulted in excellent performance at millimeter-wave frequencies, and are covered in detail in this paper. Also, a review of the efficiency definitions used with planar antennas is given in detail in the appendix.
A scalable neural chip with synaptic electronics using CMOS integrated memristors.
Cruz-Albrecht, Jose M; Derosier, Timothy; Srinivasa, Narayan
2013-09-27
The design and simulation of a scalable neural chip with synaptic electronics using nanoscale memristors fully integrated with complementary metal-oxide-semiconductor (CMOS) is presented. The circuit consists of integrate-and-fire neurons and synapses with spike-timing dependent plasticity (STDP). The synaptic conductance values can be stored in memristors with eight levels, and the topology of connections between neurons is reconfigurable. The circuit has been designed using a 90 nm CMOS process with via connections to on-chip post-processed memristor arrays. The design has about 16 million CMOS transistors and 73 728 integrated memristors. We provide circuit level simulations of the entire chip performing neuronal and synaptic computations that result in biologically realistic functional behavior.
Integrated circuit with dissipative layer for photogenerated carriers
Myers, David R.
1989-01-01
The sensitivity of an integrated circuit to single-event upsets is decreased by providing a dissi The U.S. Government has rights in this invention pursuant to Contract No. DE-ACO4-76DP00789 between the Department of Energy and AT&T Technologies, Inc.
Integrated circuit with dissipative layer for photogenerated carriers
Myers, D.R.
1989-09-12
The sensitivity of an integrated circuit to single-event upsets is decreased by providing a dissi The U.S. Government has rights in this invention pursuant to Contract No. DE-ACO4-76DP00789 between the Department of Energy and AT&T Technologies, Inc.
Liang, Li; Oline, Stefan N; Kirk, Justin C; Schmitt, Lukas Ian; Komorowski, Robert W; Remondes, Miguel; Halassa, Michael M
2017-01-01
Independently adjustable multielectrode arrays are routinely used to interrogate neuronal circuit function, enabling chronic in vivo monitoring of neuronal ensembles in freely behaving animals at a single-cell, single spike resolution. Despite the importance of this approach, its widespread use is limited by highly specialized design and fabrication methods. To address this, we have developed a Scalable, Lightweight, Integrated and Quick-to-assemble multielectrode array platform. This platform additionally integrates optical fibers with independently adjustable electrodes to allow simultaneous single unit recordings and circuit-specific optogenetic targeting and/or manipulation. In current designs, the fully assembled platforms are scalable from 2 to 32 microdrives, and yet range 1-3 g, light enough for small animals. Here, we describe the design process starting from intent in computer-aided design, parameter testing through finite element analysis and experimental means, and implementation of various applications across mice and rats. Combined, our methods may expand the utility of multielectrode recordings and their continued integration with other tools enabling functional dissection of intact neural circuits.
Dendritic nonlinearities are tuned for efficient spike-based computations in cortical circuits
Ujfalussy, Balázs B; Makara, Judit K; Branco, Tiago; Lengyel, Máté
2015-01-01
Cortical neurons integrate thousands of synaptic inputs in their dendrites in highly nonlinear ways. It is unknown how these dendritic nonlinearities in individual cells contribute to computations at the level of neural circuits. Here, we show that dendritic nonlinearities are critical for the efficient integration of synaptic inputs in circuits performing analog computations with spiking neurons. We developed a theory that formalizes how a neuron's dendritic nonlinearity that is optimal for integrating synaptic inputs depends on the statistics of its presynaptic activity patterns. Based on their in vivo preynaptic population statistics (firing rates, membrane potential fluctuations, and correlations due to ensemble dynamics), our theory accurately predicted the responses of two different types of cortical pyramidal cells to patterned stimulation by two-photon glutamate uncaging. These results reveal a new computational principle underlying dendritic integration in cortical neurons by suggesting a functional link between cellular and systems--level properties of cortical circuits. DOI: http://dx.doi.org/10.7554/eLife.10056.001 PMID:26705334
Lin, Guan-Ming; Dai, Ching-Liang; Yang, Ming-Zhi
2013-01-01
The study presents an ammonia microsensor integrated with a readout circuit on-a-chip fabricated using the commercial 0.18 μm complementary metal oxide semiconductor (CMOS) process. The integrated sensor chip consists of a heater, an ammonia sensor and a readout circuit. The ammonia sensor is constructed by a sensitive film and the interdigitated electrodes. The sensitive film is zirconium dioxide that is coated on the interdigitated electrodes. The heater is used to provide a working temperature to the sensitive film. A post-process is employed to remove the sacrificial layer and to coat zirconium dioxide on the sensor. When the sensitive film adsorbs or desorbs ammonia gas, the sensor produces a change in resistance. The readout circuit converts the resistance variation of the sensor into the output voltage. The experiments show that the integrated ammonia sensor has a sensitivity of 4.1 mV/ppm. PMID:23503294
An assessment of the impact of the Department of Defense very high speed integrated circuit program
NASA Astrophysics Data System (ADS)
1982-01-01
The technical and economic effects of the Department of Defense's (DoD) development program for very-high-speed integrated circuits (VHSIC) are examined. The probable effects of this program on the domestic aspects and international position of the integrated-circuit (IC) industry as they relate to the interests of the general public and the DoD are considered. The report presents a review of the unique DoD needs that motivate VHSIC research and development; an estimate of the degree of which these needs are likely to be met by the VHSIC program; a discussion of the effects of the program's demands for manpower, materials, and design and processing technologies; the problems connected with the program's technology export controls; and an assessment of the impact of the program on the structure of the U.S. integrated-circuit industry, its continued development and production of civilian consumer products, and its international competitive position.
Scale Up Considerations for Sediment Microbial Fuel Cells
2013-01-01
density calculations were made once WPs stabilized for each system. Linear sweep voltametry was then used on these systems to generate polarization and...power density curves. The systems were allowed to equilibrate under open circuit conditions (about 12 h) before a potential sweep was performed with a...reference. The potential sweep was set to begin at the anode potential under open circuit conditions (20.4 V vs. Ag/AgCl) and was raised to the
Analysis of the possibility of a PGA309 integrated circuit application in pressure sensors
NASA Astrophysics Data System (ADS)
Walendziuk, Wojciech; Baczewski, Michal; Idzkowski, Adam
2016-09-01
This article present the results of research concerning the analysis of the possibilities of applying a PGA309 integrated circuit in transducers used for pressure measurement. The experiments were done with the use of a PGA309EVM-USB evaluation circuit with a BD|SENSORS pressure sensor. A specially prepared MATLAB script was used in the process of the calibration setting choice and the results analysis. The article discusses the worked out algorithm that processes the measurement results, i.e. the algorithm which calculates the desired gain and the offset adjustment voltage of the transducer measurement bridge in relation to the input signal range of the integrated circuit and the temperature of the environment (temperature compensation). The checking procedure was conducted in a measurement laboratory and the obtained result were analyzed and discussed.
Microwave integrated circuit for Josephson voltage standards
NASA Technical Reports Server (NTRS)
Holdeman, L. B.; Toots, J.; Chang, C. C. (Inventor)
1980-01-01
A microwave integrated circuit comprised of one or more Josephson junctions and short sections of microstrip or stripline transmission line is fabricated from thin layers of superconducting metal on a dielectric substrate. The short sections of transmission are combined to form the elements of the circuit and particularly, two microwave resonators. The Josephson junctions are located between the resonators and the impedance of the Josephson junctions forms part of the circuitry that couples the two resonators. The microwave integrated circuit has an application in Josephson voltage standards. In this application, the device is asymmetrically driven at a selected frequency (approximately equal to the resonance frequency of the resonators), and a d.c. bias is applied to the junction. By observing the current voltage characteristic of the junction, a precise voltage, proportional to the frequency of the microwave drive signal, is obtained.
Stavrinidou, Eleni; Gabrielsson, Roger; Gomez, Eliot; Crispin, Xavier; Nilsson, Ove; Simon, Daniel T.; Berggren, Magnus
2015-01-01
The roots, stems, leaves, and vascular circuitry of higher plants are responsible for conveying the chemical signals that regulate growth and functions. From a certain perspective, these features are analogous to the contacts, interconnections, devices, and wires of discrete and integrated electronic circuits. Although many attempts have been made to augment plant function with electroactive materials, plants’ “circuitry” has never been directly merged with electronics. We report analog and digital organic electronic circuits and devices manufactured in living plants. The four key components of a circuit have been achieved using the xylem, leaves, veins, and signals of the plant as the template and integral part of the circuit elements and functions. With integrated and distributed electronics in plants, one can envisage a range of applications including precision recording and regulation of physiology, energy harvesting from photosynthesis, and alternatives to genetic modification for plant optimization. PMID:26702448
Kazior, Thomas E.
2014-01-01
Advances in silicon technology continue to revolutionize micro-/nano-electronics. However, Si cannot do everything, and devices/components based on other materials systems are required. What is the best way to integrate these dissimilar materials and to enhance the capabilities of Si, thereby continuing the micro-/nano-electronics revolution? In this paper, I review different approaches to heterogeneously integrate dissimilar materials with Si complementary metal oxide semiconductor (CMOS) technology. In particular, I summarize results on the successful integration of III–V electronic devices (InP heterojunction bipolar transistors (HBTs) and GaN high-electron-mobility transistors (HEMTs)) with Si CMOS on a common silicon-based wafer using an integration/fabrication process similar to a SiGe BiCMOS process (BiCMOS integrates bipolar junction and CMOS transistors). Our III–V BiCMOS process has been scaled to 200 mm diameter wafers for integration with scaled CMOS and used to fabricate radio-frequency (RF) and mixed signals circuits with on-chip digital control/calibration. I also show that RF microelectromechanical systems (MEMS) can be integrated onto this platform to create tunable or reconfigurable circuits. Thus, heterogeneous integration of III–V devices, MEMS and other dissimilar materials with Si CMOS enables a new class of high-performance integrated circuits that enhance the capabilities of existing systems, enable new circuit architectures and facilitate the continued proliferation of low-cost micro-/nano-electronics for a wide range of applications. PMID:24567473
Kazior, Thomas E
2014-03-28
Advances in silicon technology continue to revolutionize micro-/nano-electronics. However, Si cannot do everything, and devices/components based on other materials systems are required. What is the best way to integrate these dissimilar materials and to enhance the capabilities of Si, thereby continuing the micro-/nano-electronics revolution? In this paper, I review different approaches to heterogeneously integrate dissimilar materials with Si complementary metal oxide semiconductor (CMOS) technology. In particular, I summarize results on the successful integration of III-V electronic devices (InP heterojunction bipolar transistors (HBTs) and GaN high-electron-mobility transistors (HEMTs)) with Si CMOS on a common silicon-based wafer using an integration/fabrication process similar to a SiGe BiCMOS process (BiCMOS integrates bipolar junction and CMOS transistors). Our III-V BiCMOS process has been scaled to 200 mm diameter wafers for integration with scaled CMOS and used to fabricate radio-frequency (RF) and mixed signals circuits with on-chip digital control/calibration. I also show that RF microelectromechanical systems (MEMS) can be integrated onto this platform to create tunable or reconfigurable circuits. Thus, heterogeneous integration of III-V devices, MEMS and other dissimilar materials with Si CMOS enables a new class of high-performance integrated circuits that enhance the capabilities of existing systems, enable new circuit architectures and facilitate the continued proliferation of low-cost micro-/nano-electronics for a wide range of applications.
NASA Astrophysics Data System (ADS)
Martin, J.
1982-04-01
It is shown that the fulfillment of very high speed integrated circuit (VHSIC) device development goals entails the restructuring of military electronics acquisition policy, standardization which produces the maximum number of systems and subsystems by means of the minimum number of flexible, broad-purpose, high-power semiconductors, and especially the standardization of bus structures incorporating a priorization system. It is expected that the Design Specification Handbook currently under preparation by the VHSIC program office of the DOD will make the design of such systems a task whose complexity is comparable to that of present integrated circuit electronics.
An X-Band SOS Resistive Gate-Insulator-Semiconductor /RIS/ switch
NASA Astrophysics Data System (ADS)
Kwok, S. P.
1980-02-01
The new X-Band Resistive Gate-Insulator-Semiconductor (RIS) switch has been fabricated on silicon-on-sapphire, and its equivalent circuit model characterized. An RIS SPST switch with 20-dB on/off isolation, 1.2-dB insertion loss, and power handling capacity in excess of 20-W peak has been achieved at X band. The device switching time is on the order of 600 ns, and it requires negligible control holding current in both on and off states. The device is compatible with monolithic integrated-circuit technology and thus is suitable for integration into low-cost monolithic phase shifters or other microwave integrated circuits.
Test Structures For Bumpy Integrated Circuits
NASA Technical Reports Server (NTRS)
Buehler, Martin G.; Sayah, Hoshyar R.
1989-01-01
Cross-bridge resistors added to comb and serpentine patterns. Improved combination of test structures built into integrated circuit used to evaluate design rules, fabrication processes, and quality of interconnections. Consist of meshing serpentines and combs, and cross bridge. Structures used to make electrical measurements revealing defects in design or fabrication. Combination of test structures includes three comb arrays, two serpentine arrays, and cross bridge. Made of aluminum or polycrystalline silicon, depending on material in integrated-circuit layers evaluated. Aluminum combs and serpentine arrays deposited over steps made by polycrystalline silicon and diffusion layers, while polycrystalline silicon versions of these structures used to cross over steps made by thick oxide layer.
Laboratory experiments in integrated circuit fabrication
NASA Technical Reports Server (NTRS)
Jenkins, Thomas J.; Kolesar, Edward S.
1993-01-01
The objectives of the experiment are fourfold: to provide practical experience implementing the fundamental processes and technology associated with the science and art of integrated circuit (IC) fabrication; to afford the opportunity for the student to apply the theory associated with IC fabrication and semiconductor device operation; to motivate the student to exercise engineering decisions associated with fabricating integrated circuits; and to complement the theory of n-channel MOS and diffused devices that are presented in the classroom by actually fabricating and testing them. Therefore, a balance between theory and practice can be realized in the education of young engineers, whose education is often criticized as lacking sufficient design and practical content.
NASA Technical Reports Server (NTRS)
Sturman, J.
1968-01-01
Stable input stage was designed for the use with a integrated circuit operational amplifier to provide improved performance as an instrumentation-type amplifier. The circuit provides high input impedance, stable gain, good common mode rejection, very low drift, and low output impedance.
Guan, Binbin; Scott, Ryan P; Qin, Chuan; Fontaine, Nicolas K; Su, Tiehui; Ferrari, Carlo; Cappuzzo, Mark; Klemens, Fred; Keller, Bob; Earnshaw, Mark; Yoo, S J B
2014-01-13
We demonstrate free-space space-division-multiplexing (SDM) with 15 orbital angular momentum (OAM) states using a three-dimensional (3D) photonic integrated circuit (PIC). The hybrid device consists of a silica planar lightwave circuit (PLC) coupled to a 3D waveguide circuit to multiplex/demultiplex OAM states. The low excess loss hybrid device is used in individual and two simultaneous OAM states multiplexing and demultiplexing link experiments with a 20 Gb/s, 1.67 b/s/Hz quadrature phase shift keyed (QPSK) signal, which shows error-free performance for 379,960 tested bits for all OAM states.
Characterization of silicon-gate CMOS/SOS integrated circuits processed with ion implantation
NASA Technical Reports Server (NTRS)
Woo, D. S.
1980-01-01
The double layer metallization technology applied on p type silicon gate CMOS/SOS integrated circuits is described. A smooth metal surface was obtained by using the 2% Si-sputtered Al. More than 10% probe yield was achieved on solar cell controller circuit TCS136 (or MSFC-SC101). Reliability tests were performed on 15 arrays at 150 C. Only three arrays failed during the burn in, and 18 arrays out of 22 functioning arrays maintained the leakage current below 100 milli-A. Analysis indicates that this technology will be a viable process if the metal short circuit problem between the two metals can be reduced.
Review of silicon photonics: history and recent advances
NASA Astrophysics Data System (ADS)
Ye, Winnie N.; Xiong, Yule
2013-09-01
Silicon photonics has attracted tremendous attention and research effort as a promising technology in optoelectronic integration for computing, communications, sensing, and solar harvesting. Mainly due to the combination of its excellent material properties and the complementary metal-oxide semiconductor (CMOS) fabrication processing technology, silicon has becoming the material choice for photonic and optoelectronic circuits with low cost, ultra-compact device footprint, and high-density integration. This review paper provides an overview on silicon photonics, by highlighting the early work from the mid-1980s on the fundamental building blocks such as silicon platforms and waveguides, and the main milestones that have been achieved so far in the field. A summary of reported work on functional elements in both passive and active devices, as well as the applications of the technology in interconnect, sensing, and solar cells, is identified.
NASA Astrophysics Data System (ADS)
Reckziegel, S.; Kreye, D.; Puegner, T.; Vogel, U.; Scholles, M.; Grillberger, C.; Fehse, K.
2009-02-01
In this paper we present an optoelectronic integrated circuit (OEIC) based on monolithic integration of organic lightemitting diodes (OLEDs) and CMOS technology. By the use of integrated circuits, photodetectors and highly efficient OLEDs on the same silicon chip, novel OEICs with combined sensors and actuating elements can be realized. The OLEDs are directly deposited on the CMOS top metal. The metal layer serves as OLED bottom electrode and determines the bright area. Furthermore, the area below the OLED electrodes can be used for integrated circuits. The monolithic integration of actuators, sensors and electronics on a common silicon substrate brings significant advantages in most sensory applications. The developed OEIC combines three different types of sensors: a reflective sensor, a color sensor and a particle flow sensor and is configured with an orange (597nm) emitting p-i-n OLED. We describe the architecture of such a monolithic OEIC and demonstrate a method to determine the velocity of a fluid being conveyed pneumatically in a transparent capillary. The integrated OLEDs illuminate the capillary with the flowing fluid. The fluid has a random reflection profile. Depending on the velocity and a random contrast difference, more or less light is reflected back to the substrate. The integrated photodiodes located at different fixed points detect the reflected light and using crosscorrelation, the velocity is calculated from the time in which contrast differences move over a fixed distance.
NASA Technical Reports Server (NTRS)
1972-01-01
Here, the 7400 line of transistor to transistor logic (TTL) devices is emphasized almost exclusively where hardware is concerned. However, it should be pointed out that the logic theory contained herein applies to all hardware. Binary numbers, simplification of logic circuits, code conversion circuits, basic flip-flop theory, details about series 54/7400, and asynchronous circuits are discussed.
Federal Register 2010, 2011, 2012, 2013, 2014
2012-11-05
... INTERNATIONAL TRADE COMMISSION [Investigation No. 337-TA-822] Certain Integrated Circuits.... International Trade Commission. ACTION: Notice. SUMMARY: Notice is hereby given that the U.S. International... the General Counsel, U.S. International Trade Commission, 500 E Street SW., Washington, DC 20436...
Nanoporous Silicon Ignition of JA2 Propellant
2014-06-01
signals that would satisfy the hazard of electromagnetic radiation to ordnance (HERO) requirements of modern munitions. Such integrated circuits can...NUMBER (Include area code) 410-278-6098 Standard Form 298 (Rev. 8/98) Prescribed by ANSI Std. Z39.18 iii Contents List of Figures iv 1...fabricated as an integral element of a silicon chip. Integrated circuits that filter the firing command signal could remove extraneous electromagnetic
A Serial Bus Architecture for Parallel Processing Systems
1986-09-01
pins are needed to effect the data transfer. As Integrated Circuits grow in computational power, more communication capacity is needed, pushing...chip. The wider the communication path the more pins are needed to effect the data transfer. As Integrated Circuits grow in computational power, more...13 2. A Suitable Architecture Sought 14 II. OPTIMUM ARCHITECTURE OF LARGE INTEGRATED A. PARTIONING SILICON FOR MAXIMUM 1? 1. Transistor
Thermally-induced voltage alteration for integrated circuit analysis
Cole, Jr., Edward I.
2000-01-01
A thermally-induced voltage alteration (TIVA) apparatus and method are disclosed for analyzing an integrated circuit (IC) either from a device side of the IC or through the IC substrate to locate any open-circuit or short-circuit defects therein. The TIVA apparatus uses constant-current biasing of the IC while scanning a focused laser beam over electrical conductors (i.e. a patterned metallization) in the IC to produce localized heating of the conductors. This localized heating produces a thermoelectric potential due to the Seebeck effect in any conductors with open-circuit defects and a resistance change in any conductors with short-circuit defects, both of which alter the power demand by the IC and thereby change the voltage of a source or power supply providing the constant-current biasing. By measuring the change in the supply voltage and the position of the focused and scanned laser beam over time, any open-circuit or short-circuit defects in the IC can be located and imaged. The TIVA apparatus can be formed in part from a scanning optical microscope, and has applications for qualification testing or failure analysis of ICs.
NASA Astrophysics Data System (ADS)
Imaki, Masaharu; Kojima, Ryota; Kameyama, Shumpei
2018-04-01
We have studied a ground based coherent differential absorption LIDAR (DIAL) for vertical profiling of water vapor density using a 1.5μm laser wavelength. A coherent LIDAR has an advantage in daytime measurement compared with incoherent LIDAR because the influence of background light is greatly suppressed. In addition, the LIDAR can simultaneously measure wind speed and water vapor density. We had developed a wavelength locking circuit using the phase modulation technique and offset locking technique, and wavelength stabilities of 0.123 pm which corresponds to 16 MHz are realized. In this paper, we report the wavelength locking circuits for the 1.5 um wavelength.
Direct Analysis of JV-Curves Applied to an Outdoor-Degrading CdTe Module (Presentation)
DOE Office of Scientific and Technical Information (OSTI.GOV)
Jordan, D; Kurtz, S.; Ulbrich, C.
2014-03-01
We present the application of a phenomenological four parameter equation to fit and analyze regularly measured current density-voltage JV curves of a CdTe module during 2.5 years of outdoor operation. The parameters are physically meaningful, i.e. the short circuit current density Jsc, open circuit voltage Voc and differential resistances Rsc, and Roc. For the chosen module, the fill factor FF degradation overweighs the degradation of Jsc and Voc. Interestingly, with outdoor exposure, not only the conductance at short circuit, Gsc, increases but also the Gsc(Jsc)-dependence. This is well explained with an increase in voltage dependent charge carrier collection in CdTe.
Three-dimensional integration of nanotechnologies for computing and data storage on a single chip
NASA Astrophysics Data System (ADS)
Shulaker, Max M.; Hills, Gage; Park, Rebecca S.; Howe, Roger T.; Saraswat, Krishna; Wong, H.-S. Philip; Mitra, Subhasish
2017-07-01
The computing demands of future data-intensive applications will greatly exceed the capabilities of current electronics, and are unlikely to be met by isolated improvements in transistors, data storage technologies or integrated circuit architectures alone. Instead, transformative nanosystems, which use new nanotechnologies to simultaneously realize improved devices and new integrated circuit architectures, are required. Here we present a prototype of such a transformative nanosystem. It consists of more than one million resistive random-access memory cells and more than two million carbon-nanotube field-effect transistors—promising new nanotechnologies for use in energy-efficient digital logic circuits and for dense data storage—fabricated on vertically stacked layers in a single chip. Unlike conventional integrated circuit architectures, the layered fabrication realizes a three-dimensional integrated circuit architecture with fine-grained and dense vertical connectivity between layers of computing, data storage, and input and output (in this instance, sensing). As a result, our nanosystem can capture massive amounts of data every second, store it directly on-chip, perform in situ processing of the captured data, and produce ‘highly processed’ information. As a working prototype, our nanosystem senses and classifies ambient gases. Furthermore, because the layers are fabricated on top of silicon logic circuitry, our nanosystem is compatible with existing infrastructure for silicon-based technologies. Such complex nano-electronic systems will be essential for future high-performance and highly energy-efficient electronic systems.
Three-dimensional integration of nanotechnologies for computing and data storage on a single chip.
Shulaker, Max M; Hills, Gage; Park, Rebecca S; Howe, Roger T; Saraswat, Krishna; Wong, H-S Philip; Mitra, Subhasish
2017-07-05
The computing demands of future data-intensive applications will greatly exceed the capabilities of current electronics, and are unlikely to be met by isolated improvements in transistors, data storage technologies or integrated circuit architectures alone. Instead, transformative nanosystems, which use new nanotechnologies to simultaneously realize improved devices and new integrated circuit architectures, are required. Here we present a prototype of such a transformative nanosystem. It consists of more than one million resistive random-access memory cells and more than two million carbon-nanotube field-effect transistors-promising new nanotechnologies for use in energy-efficient digital logic circuits and for dense data storage-fabricated on vertically stacked layers in a single chip. Unlike conventional integrated circuit architectures, the layered fabrication realizes a three-dimensional integrated circuit architecture with fine-grained and dense vertical connectivity between layers of computing, data storage, and input and output (in this instance, sensing). As a result, our nanosystem can capture massive amounts of data every second, store it directly on-chip, perform in situ processing of the captured data, and produce 'highly processed' information. As a working prototype, our nanosystem senses and classifies ambient gases. Furthermore, because the layers are fabricated on top of silicon logic circuitry, our nanosystem is compatible with existing infrastructure for silicon-based technologies. Such complex nano-electronic systems will be essential for future high-performance and highly energy-efficient electronic systems.
NASA Astrophysics Data System (ADS)
Toledo, J.; Ruiz-Díez, V.; Pfusterschmied, G.; Schmid, U.; Sánchez-Rojas, J. L.
2017-06-01
Real-time monitoring of the physical properties of liquids, such as lubricants, is a very important issue for the automotive industry. For example, contamination of lubricating oil by diesel soot has a significant impact on engine wear. Resonant microstructures are regarded as a precise and compact solution for tracking the viscosity and density of lubricant oils. In this work, we report a piezoelectric resonator, designed to resonate with the 4th order out-of-plane modal vibration, 15-mode, and the interface circuit and calibration process for the monitoring of oil dilution with diesel fuel. In order to determine the resonance parameters of interest, i.e. resonant frequency and quality factor, an interface circuit was implemented and included within a closed-loop scheme. Two types of oscillator circuits were tested, a Phase-Locked Loop based on instrumentation, and a more compact version based on discrete electronics, showing similar resolution. Another objective of this work is the assessment of a calibration method for piezoelectric MEMS resonators in simultaneous density and viscosity sensing. An advanced calibration model, based on a Taylor series of the hydrodynamic function, was established as a suitable method for determining the density and viscosity with the lowest calibration error. Our results demonstrate the performance of the resonator in different oil samples with viscosities up to 90 mPa•s. At the highest value, the quality factor measured at 25°C was around 22. The best resolution obtained was 2.4•10-6 g/ml for the density and 2.7•10-3 mPa•s for the viscosity, in pure lubricant oil SAE 0W30 at 90°C. Furthermore, the estimated density and viscosity values with the MEMS resonator were compared to those obtained with a commercial density-viscosity meter, reaching a mean calibration error in the best scenario of around 0.08% for the density and 3.8% for the viscosity.
Product assurance technology for custom LSI/VLSI electronics
NASA Technical Reports Server (NTRS)
Buehler, M. G.; Blaes, B. R.; Jennings, G. A.; Moore, B. T.; Nixon, R. H.; Pina, C. A.; Sayah, H. R.; Sievers, M. W.; Stahlberg, N. F.
1985-01-01
The technology for obtaining custom integrated circuits from CMOS-bulk silicon foundries using a universal set of layout rules is presented. The technical efforts were guided by the requirement to develop a 3 micron CMOS test chip for the Combined Release and Radiation Effects Satellite (CRRES). This chip contains both analog and digital circuits. The development employed all the elements required to obtain custom circuits from silicon foundries, including circuit design, foundry interfacing, circuit test, and circuit qualification.
Integrated circuit failure analysis by low-energy charge-induced voltage alteration
Cole, E.I. Jr.
1996-06-04
A scanning electron microscope apparatus and method are described for detecting and imaging open-circuit defects in an integrated circuit (IC). The invention uses a low-energy high-current focused electron beam that is scanned over a device surface of the IC to generate a charge-induced voltage alteration (CIVA) signal at the location of any open-circuit defects. The low-energy CIVA signal may be used to generate an image of the IC showing the location of any open-circuit defects. A low electron beam energy is used to prevent electrical breakdown in any passivation layers in the IC and to minimize radiation damage to the IC. The invention has uses for IC failure analysis, for production-line inspection of ICs, and for qualification of ICs. 5 figs.
Integrated circuit failure analysis by low-energy charge-induced voltage alteration
Cole, Jr., Edward I.
1996-01-01
A scanning electron microscope apparatus and method are described for detecting and imaging open-circuit defects in an integrated circuit (IC). The invention uses a low-energy high-current focused electron beam that is scanned over a device surface of the IC to generate a charge-induced voltage alteration (CIVA) signal at the location of any open-circuit defects. The low-energy CIVA signal may be used to generate an image of the IC showing the location of any open-circuit defects. A low electron beam energy is used to prevent electrical breakdown in any passivation layers in the IC and to minimize radiation damage to the IC. The invention has uses for IC failure analysis, for production-line inspection of ICs, and for qualification of ICs.
Quantum dot rolled-up microtube optoelectronic integrated circuit.
Bhowmick, Sishir; Frost, Thomas; Bhattacharya, Pallab
2013-05-15
A rolled-up microtube optoelectronic integrated circuit operating as a phototransceiver is demonstrated. The microtube is made of a InGaAs/GaAs strained bilayer with InAs self-organized quantum dots inserted in the GaAs layer. The phototransceiver consists of an optically pumped microtube laser and a microtube photoconductive detector connected by an a-Si/SiO2 waveguide. The loss in the waveguide and responsivity of the entire phototransceiver circuit are 7.96 dB/cm and 34 mA/W, respectively.
Monolithic microwave integrated circuits: Interconnections and packaging considerations
NASA Astrophysics Data System (ADS)
Bhasin, K. B.; Downey, A. N.; Ponchak, G. E.; Romanofsky, R. R.; Anzic, G.; Connolly, D. J.
Monolithic microwave integrated circuits (MMIC's) above 18 GHz were developed because of important potential system benefits in cost reliability, reproducibility, and control of circuit parameters. The importance of interconnection and packaging techniques that do not compromise these MMIC virtues is emphasized. Currently available microwave transmission media are evaluated to determine their suitability for MMIC interconnections. An antipodal finline type of microstrip waveguide transition's performance is presented. Packaging requirements for MMIC's are discussed for thermal, mechanical, and electrical parameters for optimum desired performance.
Flexible, High-Speed CdSe Nanocrystal Integrated Circuits.
Stinner, F Scott; Lai, Yuming; Straus, Daniel B; Diroll, Benjamin T; Kim, David K; Murray, Christopher B; Kagan, Cherie R
2015-10-14
We report large-area, flexible, high-speed analog and digital colloidal CdSe nanocrystal integrated circuits operating at low voltages. Using photolithography and a newly developed process to fabricate vertical interconnect access holes, we scale down device dimensions, reducing parasitic capacitances and increasing the frequency of circuit operation, and scale up device fabrication over 4 in. flexible substrates. We demonstrate amplifiers with ∼7 kHz bandwidth, ring oscillators with <10 μs stage delays, and NAND and NOR logic gates.
Monolithic microwave integrated circuits: Interconnections and packaging considerations
NASA Technical Reports Server (NTRS)
Bhasin, K. B.; Downey, A. N.; Ponchak, G. E.; Romanofsky, R. R.; Anzic, G.; Connolly, D. J.
1984-01-01
Monolithic microwave integrated circuits (MMIC's) above 18 GHz were developed because of important potential system benefits in cost reliability, reproducibility, and control of circuit parameters. The importance of interconnection and packaging techniques that do not compromise these MMIC virtues is emphasized. Currently available microwave transmission media are evaluated to determine their suitability for MMIC interconnections. An antipodal finline type of microstrip waveguide transition's performance is presented. Packaging requirements for MMIC's are discussed for thermal, mechanical, and electrical parameters for optimum desired performance.
Gao, Shuang; Liu, Gang; Chen, Qilai; Xue, Wuhong; Yang, Huali; Shang, Jie; Chen, Bin; Zeng, Fei; Song, Cheng; Pan, Feng; Li, Run-Wei
2018-02-21
Resistive random access memory (RRAM) with inherent logic-in-memory capability exhibits great potential to construct beyond von-Neumann computers. Particularly, unipolar RRAM is more promising because its single polarity operation enables large-scale crossbar logic-in-memory circuits with the highest integration density and simpler peripheral control circuits. However, unipolar RRAM usually exhibits poor switching uniformity because of random activation of conducting filaments and consequently cannot meet the strict uniformity requirement for logic-in-memory application. In this contribution, a new methodology that constructs cone-shaped conducting filaments by using chemically a active metal cathode is proposed to improve unipolar switching uniformity. Such a peculiar metal cathode will react spontaneously with the oxide switching layer to form an interfacial layer, which together with the metal cathode itself can act as a load resistor to prevent the overgrowth of conducting filaments and thus make them more cone-like. In this way, the rupture of conducting filaments can be strictly limited to the tip region, making their residual parts favorable locations for subsequent filament growth and thus suppressing their random regeneration. As such, a novel "one switch + one unipolar RRAM cell" hybrid structure is capable to realize all 16 Boolean logic functions for large-scale logic-in-memory circuits.
Kulkarni, Tanmay; Slaughter, Gymama
2017-07-01
A novel biosensing system capable of simultaneously sensing glucose and powering portable electronic devices such as a digital glucometer is described. The biosensing system consists of enzymatic glucose biofuel cell bioelectrodes functionalized with pyrolloquinoline quinone glucose dehydrogenase (PQQ-GDH) and bilirubin oxidase (BOD) at the bioanode and biocathode, respectively. A dual-stage power amplification circuit is integrated with the single biofuel cell to amplify the electrical power generated. In addition, a capacitor circuit was incorporated to serve as the transducer for sensing glucose. The open circuit voltage of the optimized biofuel cell reached 0.55 V, and the maximum power density achieved was 0.23 mW/ cm 2 at 0.29 V. The biofuel cell exhibited a sensitivity of 0.312 mW/mM.cm 2 with a linear dynamic range of 3 mM - 20 mM glucose. The overall self-powered glucose biosensor is capable of selectively screening against common interfering species, such as ascorbate and urate and exhibited an operational stability of over 53 days, while maintaining 90 % of its activity. These results demonstrate the system's potential to replace the current glucose monitoring devices that rely on external power supply, such as a battery.
Memristor-based cellular nonlinear/neural network: design, analysis, and applications.
Duan, Shukai; Hu, Xiaofang; Dong, Zhekang; Wang, Lidan; Mazumder, Pinaki
2015-06-01
Cellular nonlinear/neural network (CNN) has been recognized as a powerful massively parallel architecture capable of solving complex engineering problems by performing trillions of analog operations per second. The memristor was theoretically predicted in the late seventies, but it garnered nascent research interest due to the recent much-acclaimed discovery of nanocrossbar memories by engineers at the Hewlett-Packard Laboratory. The memristor is expected to be co-integrated with nanoscale CMOS technology to revolutionize conventional von Neumann as well as neuromorphic computing. In this paper, a compact CNN model based on memristors is presented along with its performance analysis and applications. In the new CNN design, the memristor bridge circuit acts as the synaptic circuit element and substitutes the complex multiplication circuit used in traditional CNN architectures. In addition, the negative differential resistance and nonlinear current-voltage characteristics of the memristor have been leveraged to replace the linear resistor in conventional CNNs. The proposed CNN design has several merits, for example, high density, nonvolatility, and programmability of synaptic weights. The proposed memristor-based CNN design operations for implementing several image processing functions are illustrated through simulation and contrasted with conventional CNNs. Monte-Carlo simulation has been used to demonstrate the behavior of the proposed CNN due to the variations in memristor synaptic weights.
Displacement Damage in Bipolar Linear Integrated Circuits
NASA Technical Reports Server (NTRS)
Rax, B. G.; Johnston, A. H.; Miyahira, T.
2000-01-01
Although many different processes can be used to manufacture linear integrated circuits, the process that is used for most circuits is optimized for high voltage -- a total power supply voltage of about 40 V -- and low cost. This process, which has changed little during the last twenty years, uses lateral and substrate p-n-p transistors. These p-n-p transistors have very wide base regions, increasing their sensitivity to displacement damage from electrons and protons. Although displacement damage effects can be easily treated for individual transistors, the net effect on linear circuits can be far more complex because circuit operation often depends on the interaction of several internal transistors. Note also that some circuits are made with more advanced processes with much narrower base widths. Devices fabricated with these newer processes are not expected to be significantly affected by displacement damage for proton fluences below 1 x 10(exp 12) p/sq cm. This paper discusses displacement damage in linear integrated circuits with more complex failure modes than those exhibited by simpler devices, such as the LM111 comparator, where the dominant response mode is gain degradation of the input transistor. Some circuits fail catastrophically at much lower equivalent total dose levels compared to tests with gamma rays. The device works satisfactorily up to nearly 1 Mrad(Si) when it is irradiated with gamma rays, but fails catastrophically between 50 and 70 krad(Si) when it is irradiated with protons.
Bioluminescent bioreporter integrated circuit devices and methods for detecting ammonia
Simpson, Michael L [Knoxville, TN; Paulus, Michael J [Knoxville, TN; Sayler, Gary S [Blaine, TN; Applegate, Bruce M [West Lafayette, IN; Ripp, Steven A [Knoxville, TN
2007-04-24
Monolithic bioelectronic devices for the detection of ammonia includes a microorganism that metabolizes ammonia and which harbors a lux gene fused with a heterologous promoter gene stably incorporated into the chromosome of the microorganism and an Optical Application Specific Integrated Circuit (OASIC). The microorganism is generally a bacterium.
Federal Register 2010, 2011, 2012, 2013, 2014
2012-12-12
... INTERNATIONAL TRADE COMMISSION [Investigation No. 337-TA-851] Certain Integrated Circuit Packages Provided with Multiple Heat- Conducting Paths and Products Containing Same; Commission Determination Not To... provided with multiple heat-conducting paths and products containing same by reason of infringement of...
Healing Voids In Interconnections In Integrated Circuits
NASA Technical Reports Server (NTRS)
Cuddihy, Edward F.; Lawton, Russell A.; Gavin, Thomas
1989-01-01
Unusual heat treatment heals voids in aluminum interconnections on integrated circuits (IC's). Treatment consists of heating IC to temperature between 200 degrees C and 400 degrees C, holding it at that temperature, and then plunging IC immediately into liquid nitrogen. Typical holding time at evaluated temperature is 30 minutes.
Integrated circuit with dissipative layer for photogenerated carriers
Myers, D.R.
1988-04-20
The sensitivity of an integrated circuit to single-event upsets is decreased by providing a dissipative layer of silicon nitride between a silicon substrate and the active device. Free carriers generated in the substrate are dissipated by the layer before they can build up charge on the active device. 1 fig.
Grain boundary modification to suppress lithium penetration through garnet-type solid electrolyte
NASA Astrophysics Data System (ADS)
Hongahally Basappa, Rajendra; Ito, Tomoko; Morimura, Takao; Bekarevich, Raman; Mitsuishi, Kazutaka; Yamada, Hirotoshi
2017-09-01
Garnet-type solid electrolytes are one of key materials to enable practical usage of lithium metal anode for high-energy-density batteries. However, it suffers from lithium growth in pellets on charging, which causes short circuit. In this study, grain boundaries of Li6.5La3Zr1.5Ta0.5O12 (LLZT) pellets are modified with Li2CO3 and LiOH to investigate the influence of the microstructure of grain boundaries on lithium growth and to study the mechanism of the lithium growth. In spite of similar properties (relative density of ca. 96% and total ionic conductivity of 7 × 10-4 S cm-1 at 25 °C), the obtained pellets exhibit different tolerance on the short circuit. The LLZT pellets prepared from LiOH-modified LLZT powders exhibit rather high critical current density of 0.6 mA cm-2, at which short circuit occurs. On the other hand, the LLZT pellets without grain boundary modification short-circuited at 0.15 mA cm-2. Microstructural analyses by means of SEM, STEM and EIS suggest that lithium grows through interconnected open voids, and reveal that surface layers such as Li2CO3 and LiOH are not only plug voids but also facilitate the sintering of LLZT to suppress the lithium growth. The results indicate a strategy towards short-circuit-free lithium metal batteries.
PCB-level Electro thermal Coupling Simulation Analysis
NASA Astrophysics Data System (ADS)
Zhou, Runjing; Shao, Xuchen
2017-10-01
Power transmission network needs to transmit more current with the increase of the power density. The problem of temperature rise and the reliability is becoming more and more serious. In order to accurately design the power supply system, we must consider the influence of the power supply system including Joule heat, air convection and other factors. Therefore, this paper analyzes the relationship between the electric circuit and the thermal circuit on the basis of the theory of electric circuit and thermal circuit.
NASA Technical Reports Server (NTRS)
Lieneweg, Udo (Inventor)
1988-01-01
A system is provided for use with wafers that include multiple integrated circuits that include two conductive layers in contact at multiple interfaces. Contact chains are formed beside the integrated circuits, each contact chain formed of the same two layers as the circuits, in the form of conductive segments alternating between the upper and lower layers and with the ends of the segments connected in series through interfaces. A current source passes a current through the series-connected segments, by way of a pair of current tabs connected to opposite ends of the series of segments. While the current flows, voltage measurements are taken between each of a plurality of pairs of voltage tabs, the two tabs of each pair connected to opposite ends of an interface that lies along the series-connected segments. A plot of interface conductances on a normal probability chart, enables prediction of the yield of good integrated circuits from the wafer.
NASA Technical Reports Server (NTRS)
Lieneweg, U. (Inventor)
1986-01-01
A system is provided for use with wafers that include multiple integrated circuits that include two conductive layers in contact at multiple interfaces. Contact chains are formed beside the integrated circuits, each contact chain formed of the same two layers as the circuits, in the form of conductive segments alternating between the upper and lower layers and with the ends of the segments connected in series through interfaces. A current source passes a current through the series-connected segments, by way of a pair of current tabs connected to opposite ends of the series of segments. While the current flows, voltage measurements are taken between each of a plurality of pairs of voltage tabs, the two tabs of each pair connected to opposite ends of an interface that lies along the series-connected segments. A plot of interface conductances on normal probability chart enables prediction of the yield of good integrated circuits from the wafer.
NASA Astrophysics Data System (ADS)
Mentzer, Mark A.; Sriram, S.
The design and implementation of integrated optical circuits are discussed in reviews and reports. Topics addressed include lithium niobate devices, silicon integrated optics, waveguide phenomena, coupling considerations, processing technology, nonlinear guided-wave optics, integrated optics for fiber systems, and systems considerations and applications. Also included are eight papers and a panel discussion from an SPIE conference on the processing of guided-wave optoelectronic materials (held in Los Angeles, CA, on January 21-22, 1986).
Photonic integrated circuits based on silica and polymer PLC
NASA Astrophysics Data System (ADS)
Izuhara, T.; Fujita, J.; Gerhardt, R.; Sui, B.; Lin, W.; Grek, B.
2013-03-01
Various methods of hybrid integration of photonic circuits are discussed focusing on merits and challenges. Material platforms discussed in this report are mainly polymer and silica. We categorize the hybridization methods using silica and polymer waveguides into two types, chip-to-chip and on-chip integration. General reviews of these hybridization technologies from the past works are reviewed. An example for each method is discussed in details. We also discuss current status of our silica PLC hybrid integration technology.
Protective Socket For Integrated Circuits
NASA Technical Reports Server (NTRS)
Wilkinson, Chris; Henegar, Greg
1988-01-01
Socket for intergrated circuits (IC's) protects from excessive voltages and currents or from application of voltages and currents in wrong sequence during insertion or removal. Contains built-in switch that opens as IC removed, disconnecting leads from signals and power. Also protects other components on circuit board from transients produced by insertion and removal of IC. Makes unnecessary to turn off power to entire circuit board so other circuits on board continue to function.
Sequential circuit design for radiation hardened multiple voltage integrated circuits
Clark, Lawrence T [Phoenix, AZ; McIver, III, John K.
2009-11-24
The present invention includes a radiation hardened sequential circuit, such as a bistable circuit, flip-flop or other suitable design that presents substantial immunity to ionizing radiation while simultaneously maintaining a low operating voltage. In one embodiment, the circuit includes a plurality of logic elements that operate on relatively low voltage, and a master and slave latches each having storage elements that operate on a relatively high voltage.
Simple circuit for pacing hearts of experimental animals.
Freeman, G L; Colston, J T
1992-06-01
In this paper we describe a simple pacing circuit which can be used to drive the heart over a wide range of rates. The circuit is an astable multivibrator, based on an LM555 integrated circuit. It is powered by a 9-V battery and is small enough for use in rabbits. The circuit is easily constructed and inexpensive, making it attractive for numerous applications in cardiovascular research.
NASA Technical Reports Server (NTRS)
Bolton, Eric K.; Sayler, Gary S.; Nivens, David E.; Rochelle, James M.; Ripp, Steven; Simpson, Michael L.
2002-01-01
We report an integrated CMOS microluminometer optimized for the detection of low-level bioluminescence as part of the bioluminescent bioreporter integrated circuit (BBIC). This microluminometer improves on previous devices through careful management of the sub-femtoampere currents, both signal and leakage, that flow in the front-end processing circuitry. In particular, the photodiode is operated with a reverse bias of only a few mV, requiring special attention to the reset circuitry of the current-to-frequency converter (CFC) that forms the front-end circuit. We report a sub-femtoampere leakage current and a minimum detectable signal (MDS) of 0.15 fA (1510 s integration time) using a room temperature 1.47 mm2 CMOS photodiode. This microluminometer can detect luminescence from as few as 5000 fully induced Pseudomonas fluorescens 5RL bacterial cells. c2002 Elsevier Science B.V. All rights reserved.
Carpintero, Guillermo; Hisatake, Shintaro; de Felipe, David; Guzman, Robinson; Nagatsuma, Tadao; Keil, Norbert
2018-02-14
We report for the first time the successful wavelength stabilization of two hybrid integrated InP/Polymer DBR lasers through optical injection. The two InP/Polymer DBR lasers are integrated into a photonic integrated circuit, providing an ideal source for millimeter and Terahertz wave generation by optical heterodyne technique. These lasers offer the widest tuning range of the carrier wave demonstrated to date up into the Terahertz range, about 20 nm (2.5 THz) on a single photonic integrated circuit. We demonstrate the application of this source to generate a carrier wave at 330 GHz to establish a wireless data transmission link at a data rate up to 18 Gbit/s. Using a coherent detection scheme we increase the sensitivity by more than 10 dB over direct detection.
Foundry fabricated photonic integrated circuit optical phase lock loop.
Bałakier, Katarzyna; Fice, Martyn J; Ponnampalam, Lalitha; Graham, Chris S; Wonfor, Adrian; Seeds, Alwyn J; Renaud, Cyril C
2017-07-24
This paper describes the first foundry-based InP photonic integrated circuit (PIC) designed to work within a heterodyne optical phase locked loop (OPLL). The PIC and an external electronic circuit were used to phase-lock a single-line semiconductor laser diode to an incoming reference laser, with tuneable frequency offset from 4 GHz to 12 GHz. The PIC contains 33 active and passive components monolithically integrated on a single chip, fully demonstrating the capability of a generic foundry PIC fabrication model. The electronic part of the OPLL consists of commercially available RF components. This semi-packaged system stabilizes the phase and frequency of the integrated laser so that an absolute frequency, high-purity heterodyne signal can be generated when the OPLL is in operation, with phase noise lower than -100 dBc/Hz at 10 kHz offset from the carrier. This is the lowest phase noise level ever demonstrated by monolithically integrated OPLLs.
Gallium Arsenide Monolithic Optoelectronic Circuits
NASA Astrophysics Data System (ADS)
Bar-Chaim, N.; Katz, J.; Margalit, S.; Ury, I.; Wilt, D.; Yariv, A.
1981-07-01
The optical properties of GaAs make it a very useful material for the fabrication of optical emitters and detectors. GaAs also possesses electronic properties which allow the fabrication of high speed electronic devices which are superior to conventional silicon devices. Monolithic optoelectronic circuits are formed by the integration of optical and electronic devices on a single GaAs substrate. Integration of many devices is most easily accomplished on a semi-insulating (SI) sub-strate. Several laser structures have been fabricated on SI GaAs substrates. Some of these lasers have been integrated with Gunn diodes and with metal semiconductor field effect transistors (MESFETs). An integrated optical repeater has been demonstrated in which MESFETs are used for optical detection and electronic amplification, and a laser is used to regenerate the optical signal. Monolithic optoelectronic circuits have also been constructed on conducting substrates. A heterojunction bipolar transistor driver has been integrated with a laser on an n-type GaAs substrate.
Mechanical Computing Redux: Limitations at the Nanoscale
NASA Astrophysics Data System (ADS)
Liu, Tsu-Jae King
2014-03-01
Technology solutions for overcoming the energy efficiency limits of nanoscale complementary metal oxide semiconductor (CMOS) technology ultimately will be needed in order to address the growing issue of integrated-circuit chip power density. Off-state leakage current sets a fundamental lower limit in energy per operation for any voltage-level-based digital logic implemented with transistors (CMOS and beyond), which leads to practical limits for device density (i.e. cost) and operating frequency (i.e. system performance). Mechanical switches have zero off-state leakag and hence can overcome this fundamental limit. Contact adhesive force sets a lower limit for the switching energy of a mechanical switch, however, and also directly impacts its performance. This paper will review recent progress toward the development of nano-electro-mechanical relay technology and discuss remaining challenges for realizing the promise of mechanical computing for ultra-low-power computing. Supported by the Center for Energy Efficient Electronics Science (NSF Award 0939514).
Integrating Neural Circuits Controlling Female Sexual Behavior.
Micevych, Paul E; Meisel, Robert L
2017-01-01
The hypothalamus is most often associated with innate behaviors such as is hunger, thirst and sex. While the expression of these behaviors important for survival of the individual or the species is nested within the hypothalamus, the desire (i.e., motivation) for them is centered within the mesolimbic reward circuitry. In this review, we will use female sexual behavior as a model to examine the interaction of these circuits. We will examine the evidence for a hypothalamic circuit that regulates consummatory aspects of reproductive behavior, i.e., lordosis behavior, a measure of sexual receptivity that involves estradiol membrane-initiated signaling in the arcuate nucleus (ARH), activating β-endorphin projections to the medial preoptic nucleus (MPN), which in turn modulate ventromedial hypothalamic nucleus (VMH) activity-the common output from the hypothalamus. Estradiol modulates not only a series of neuropeptides, transmitters and receptors but induces dendritic spines that are for estrogenic induction of lordosis behavior. Simultaneously, in the nucleus accumbens of the mesolimbic system, the mating experience produces long term changes in dopamine signaling and structure. Sexual experience sensitizes the response of nucleus accumbens neurons to dopamine signaling through the induction of a long lasting early immediate gene. While estrogen alone increases spines in the ARH, sexual experience increases dendritic spine density in the nucleus accumbens. These two circuits appear to converge onto the medial preoptic area where there is a reciprocal influence of motivational circuits on consummatory behavior and vice versa . While it has not been formally demonstrated in the human, such circuitry is generally highly conserved and thus, understanding the anatomy, neurochemistry and physiology can provide useful insight into the motivation for sexual behavior and other innate behaviors in humans.
Integrating Neural Circuits Controlling Female Sexual Behavior
Micevych, Paul E.; Meisel, Robert L.
2017-01-01
The hypothalamus is most often associated with innate behaviors such as is hunger, thirst and sex. While the expression of these behaviors important for survival of the individual or the species is nested within the hypothalamus, the desire (i.e., motivation) for them is centered within the mesolimbic reward circuitry. In this review, we will use female sexual behavior as a model to examine the interaction of these circuits. We will examine the evidence for a hypothalamic circuit that regulates consummatory aspects of reproductive behavior, i.e., lordosis behavior, a measure of sexual receptivity that involves estradiol membrane-initiated signaling in the arcuate nucleus (ARH), activating β-endorphin projections to the medial preoptic nucleus (MPN), which in turn modulate ventromedial hypothalamic nucleus (VMH) activity—the common output from the hypothalamus. Estradiol modulates not only a series of neuropeptides, transmitters and receptors but induces dendritic spines that are for estrogenic induction of lordosis behavior. Simultaneously, in the nucleus accumbens of the mesolimbic system, the mating experience produces long term changes in dopamine signaling and structure. Sexual experience sensitizes the response of nucleus accumbens neurons to dopamine signaling through the induction of a long lasting early immediate gene. While estrogen alone increases spines in the ARH, sexual experience increases dendritic spine density in the nucleus accumbens. These two circuits appear to converge onto the medial preoptic area where there is a reciprocal influence of motivational circuits on consummatory behavior and vice versa. While it has not been formally demonstrated in the human, such circuitry is generally highly conserved and thus, understanding the anatomy, neurochemistry and physiology can provide useful insight into the motivation for sexual behavior and other innate behaviors in humans. PMID:28642689
NASA Astrophysics Data System (ADS)
Krishna, Hemanth; Kumar, Hemantha; Gangadharan, Kalluvalappil
2017-08-01
A magneto rheological (MR) fluid damper offers cost effective solution for semiactive vibration control in an automobile suspension. The performance of MR damper is significantly depends on the electromagnetic circuit incorporated into it. The force developed by MR fluid damper is highly influenced by the magnetic flux density induced in the fluid flow gap. In the present work, optimization of electromagnetic circuit of an MR damper is discussed in order to maximize the magnetic flux density. The optimization procedure was proposed by genetic algorithm and design of experiments techniques. The result shows that the fluid flow gap size less than 1.12 mm cause significant increase of magnetic flux density.
Development of Nanomechanical Sensors for Breast Cancer Biomarkers
2008-06-01
semiconductor industry in developing large scale integrated circuits at very lost cost can lead to similar breakthroughs in array sensors for biomolecules of...insulated from the serum or buffer. The entire device is mounted onto a semiconductor chip carrier, for easy integration with electronics. Figure 3...Keithley 2400 source meter. The ac modulation and the dc bias are added by a noninverting summing circuit, which is integrated with the preamplifier
High density electrical card connector system
Haggard, J. Eric; Trotter, Garrett R.
2000-01-01
An electrical circuit board card connection system is disclosed which comprises a wedge-operated locking mechanism disposed along an edge portion of the printed circuit board. An extrusion along the edge of the circuit board mates with an extrusion fixed to the card cage having a plurality of electrical connectors. The connection system allows the connectors to be held away from the circuit board during insertion/extraction and provides a constant mating force once the circuit board is positioned and the wedge inserted. The disclosed connection system is a simple solution to the need for a greater number of electrical signal connections.
Cooling/grounding mount for hybrid circuits
NASA Technical Reports Server (NTRS)
Bagstad, B.; Estrada, R.; Mandel, H.
1981-01-01
Extremely short input and output connections, adequate grounding, and efficient heat removal for hybrid integrated circuits are possible with mounting. Rectangular clamp holds hybrid on printed-circuit board, in contact with heat-conductive ground plate. Clamp is attached to ground plane by bolts.
Multi-petascale highly efficient parallel supercomputer
Asaad, Sameh; Bellofatto, Ralph E.; Blocksome, Michael A.; Blumrich, Matthias A.; Boyle, Peter; Brunheroto, Jose R.; Chen, Dong; Cher, Chen -Yong; Chiu, George L.; Christ, Norman; Coteus, Paul W.; Davis, Kristan D.; Dozsa, Gabor J.; Eichenberger, Alexandre E.; Eisley, Noel A.; Ellavsky, Matthew R.; Evans, Kahn C.; Fleischer, Bruce M.; Fox, Thomas W.; Gara, Alan; Giampapa, Mark E.; Gooding, Thomas M.; Gschwind, Michael K.; Gunnels, John A.; Hall, Shawn A.; Haring, Rudolf A.; Heidelberger, Philip; Inglett, Todd A.; Knudson, Brant L.; Kopcsay, Gerard V.; Kumar, Sameer; Mamidala, Amith R.; Marcella, James A.; Megerian, Mark G.; Miller, Douglas R.; Miller, Samuel J.; Muff, Adam J.; Mundy, Michael B.; O'Brien, John K.; O'Brien, Kathryn M.; Ohmacht, Martin; Parker, Jeffrey J.; Poole, Ruth J.; Ratterman, Joseph D.; Salapura, Valentina; Satterfield, David L.; Senger, Robert M.; Smith, Brian; Steinmacher-Burow, Burkhard; Stockdell, William M.; Stunkel, Craig B.; Sugavanam, Krishnan; Sugawara, Yutaka; Takken, Todd E.; Trager, Barry M.; Van Oosten, James L.; Wait, Charles D.; Walkup, Robert E.; Watson, Alfred T.; Wisniewski, Robert W.; Wu, Peng
2015-07-14
A Multi-Petascale Highly Efficient Parallel Supercomputer of 100 petaOPS-scale computing, at decreased cost, power and footprint, and that allows for a maximum packaging density of processing nodes from an interconnect point of view. The Supercomputer exploits technological advances in VLSI that enables a computing model where many processors can be integrated into a single Application Specific Integrated Circuit (ASIC). Each ASIC computing node comprises a system-on-chip ASIC utilizing four or more processors integrated into one die, with each having full access to all system resources and enabling adaptive partitioning of the processors to functions such as compute or messaging I/O on an application by application basis, and preferably, enable adaptive partitioning of functions in accordance with various algorithmic phases within an application, or if I/O or other processors are underutilized, then can participate in computation or communication nodes are interconnected by a five dimensional torus network with DMA that optimally maximize the throughput of packet communications between nodes and minimize latency.